Bibliography: leaves 158-167.xvii, 173 leaves ; 30 cm.Investigates two level logic synthesis of asynchronous circuits from signal transition graphs (STGs) under the inertial gate delay model and the well behaved environment. Focuses on design methodologies and hazard free implementations based on redundant logic where the inertial delay model does not help to avoid hazards.Thesis (Ph.D.)--University of Adelaide, Dept. of Electrical and Electronic Engineering, 199
This paper develops a theoretical framework for the hazard-free gate-level implementation of speed-i...
Methods for the synthesis of asynchronous circuits from Signal Transition Graphs (STGs) have commonl...
Although the theory of asynchronous circuits (fates back to the early 1950s, considerable progress h...
A synthesis technique for asynchronous sequential control circuits from a high level specification, ...
A synthesis procedure for asynchronous control circuits from a high level specification, signal tran...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Summary form only given. This tutorial aims at motivating the audience to consider asynchronous circ...
Summary form only given. This tutorial aims at motivating the audience to consider asynchronous circ...
Asynchronous design has been an active area of research since at least the mid 1950's, but has ...
Although the theory of asynchronous circuits (fates back to the early 1950s, considerable progress h...
This paper presents a new method to synthesize timed asyn-chronous circuits directly from the specif...
This paper develops a theoretical framework for the hazard-free gate-level implementation of speed-i...
Methods for the synthesis of asynchronous circuits from Signal Transition Graphs (STGs) have commonl...
Although the theory of asynchronous circuits (fates back to the early 1950s, considerable progress h...
A synthesis technique for asynchronous sequential control circuits from a high level specification, ...
A synthesis procedure for asynchronous control circuits from a high level specification, signal tran...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Summary form only given. This tutorial aims at motivating the audience to consider asynchronous circ...
Summary form only given. This tutorial aims at motivating the audience to consider asynchronous circ...
Asynchronous design has been an active area of research since at least the mid 1950's, but has ...
Although the theory of asynchronous circuits (fates back to the early 1950s, considerable progress h...
This paper presents a new method to synthesize timed asyn-chronous circuits directly from the specif...
This paper develops a theoretical framework for the hazard-free gate-level implementation of speed-i...
Methods for the synthesis of asynchronous circuits from Signal Transition Graphs (STGs) have commonl...
Although the theory of asynchronous circuits (fates back to the early 1950s, considerable progress h...