This paper describes the design of a very high speed optoelectronic analog digital converter based on a digital division algorithm called SRT division using n-i(MQW)-n Self Electro-Optic Effect Device (SEED) technology. The proposed structure is a pipeline ADC. The SRT algorithm was chosen because it provides a redundancy at each stage of the pipeline. The amount of redundancy is dependent on the radix of the SRT algorithm and the number set chosen. The relation between the SRT radix, number set and the division full range is given in this paper. Also a macro-model for the n-i(MQW)-n device was developed and used to simulate all the circuitry and algorithmic operations needed for the ADC. These included analog addition, analog subtraction a...
This PhD program pertains to the design and monolithic realization of high-speed high-resolution Ana...
©2003 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstract...
This Final Year Project (FYP) is to design a 10-bit Column-Parallel Analog-to-Digital Convertor (ADC...
This paper describes the design of a very high speed optoelectronic analog digital converter based o...
©2005 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstract...
This paper proposes a new structure of a high speed analog-to-digital converter (ADC) with high reso...
A 16-bit pipelined analog-to digital device (ADC) is intended during this paper. The pipelined desig...
As the demand for analog-to-digital (A/D) conversion with greater bandwidths increase, it is necessa...
This thesis presents the design, verification, system integration and the physical realization of a ...
We report on an LDRD seed program of novel technology development (started by an FY98 Engineering Te...
According to the advantages of the digital signal processing, we turn us towards the numerical field...
This paper discusses the design issues for an high resolution rail-to-rail analog-to-digital convert...
High-speed high resolution analog-to-digital converter (ADC) is the key design blocks in mixed-signa...
This thesis do a study on delta-sigma type A/D converters to find good trade-offs and optimize a des...
Analog-to-digital converters (ADCs) are key design blocks and are currently adopted in many applicat...
This PhD program pertains to the design and monolithic realization of high-speed high-resolution Ana...
©2003 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstract...
This Final Year Project (FYP) is to design a 10-bit Column-Parallel Analog-to-Digital Convertor (ADC...
This paper describes the design of a very high speed optoelectronic analog digital converter based o...
©2005 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstract...
This paper proposes a new structure of a high speed analog-to-digital converter (ADC) with high reso...
A 16-bit pipelined analog-to digital device (ADC) is intended during this paper. The pipelined desig...
As the demand for analog-to-digital (A/D) conversion with greater bandwidths increase, it is necessa...
This thesis presents the design, verification, system integration and the physical realization of a ...
We report on an LDRD seed program of novel technology development (started by an FY98 Engineering Te...
According to the advantages of the digital signal processing, we turn us towards the numerical field...
This paper discusses the design issues for an high resolution rail-to-rail analog-to-digital convert...
High-speed high resolution analog-to-digital converter (ADC) is the key design blocks in mixed-signa...
This thesis do a study on delta-sigma type A/D converters to find good trade-offs and optimize a des...
Analog-to-digital converters (ADCs) are key design blocks and are currently adopted in many applicat...
This PhD program pertains to the design and monolithic realization of high-speed high-resolution Ana...
©2003 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstract...
This Final Year Project (FYP) is to design a 10-bit Column-Parallel Analog-to-Digital Convertor (ADC...