In the CHAMELEON project a reconfigurable systems-architecture, the Field Programmable Function Array (FPFA) is introduced. FPFAs are reminiscent to FPGAs, but have a matrix of ALUs and lookup tables instead of Configurable Logic Blocks (CLBs). The FPFA can be regarded as a low power reconfigurable accelerator for an application specific domain. In this paper we show how the SISO (Soft Input Soft Output) module of the Turbo decoding algorithm can be mapped on the reconfigurable FPFA
Future mobile and wireless communications networks require flexible modem architectures with high ...
A polymorphic systolic array framework has been developed that works in conjunction with an embedded...
In this paper, we propose a power- and area-efficient architecture of Turbo decoder. In order to im...
In the CHAMELEON project a reconfigurable systems-architecture, the Field Programmable Function Arra...
This position paper discusses reconfigurability issues in low-power hand-held multimedia systems. A ...
Advancement in low-power hand-held multimedia systems requires exploration of novel system architect...
Advance in low-power hand-held multimedia systems requires exploration of novel system architectures...
Computational-intensive parts of algorithms often execute energy-inefficient on general-purpose proc...
An architecture for a hand-held multimedia device requires components that are energy-efficient, fle...
In this paper a reconfigurable systems-architecture in combination with a QoS driven operating syste...
The thesis introduces the subject of Turbo codes, highlighting the motivation behind their inclusion...
High hardware design and mask production costs dictate the need to reuse an architectural platform...
An area and computational-time efficient turbo decoder implementation on a reconfigurable processor ...
Low-density parity-check (LDPC) codes and convolutional Turbo codes are two of the most powerful err...
International audienceIn the field of mobile communication systems, the energy issue of a turbo deco...
Future mobile and wireless communications networks require flexible modem architectures with high ...
A polymorphic systolic array framework has been developed that works in conjunction with an embedded...
In this paper, we propose a power- and area-efficient architecture of Turbo decoder. In order to im...
In the CHAMELEON project a reconfigurable systems-architecture, the Field Programmable Function Arra...
This position paper discusses reconfigurability issues in low-power hand-held multimedia systems. A ...
Advancement in low-power hand-held multimedia systems requires exploration of novel system architect...
Advance in low-power hand-held multimedia systems requires exploration of novel system architectures...
Computational-intensive parts of algorithms often execute energy-inefficient on general-purpose proc...
An architecture for a hand-held multimedia device requires components that are energy-efficient, fle...
In this paper a reconfigurable systems-architecture in combination with a QoS driven operating syste...
The thesis introduces the subject of Turbo codes, highlighting the motivation behind their inclusion...
High hardware design and mask production costs dictate the need to reuse an architectural platform...
An area and computational-time efficient turbo decoder implementation on a reconfigurable processor ...
Low-density parity-check (LDPC) codes and convolutional Turbo codes are two of the most powerful err...
International audienceIn the field of mobile communication systems, the energy issue of a turbo deco...
Future mobile and wireless communications networks require flexible modem architectures with high ...
A polymorphic systolic array framework has been developed that works in conjunction with an embedded...
In this paper, we propose a power- and area-efficient architecture of Turbo decoder. In order to im...