In this paper, we describe a VLSI architecture of video decoder for AVS (Audio Video Coding Standard). The system architecture, as well as the design of major function-specific processing units (Variable Length Decoder, Deblockding Filter), is discussed. Analyzing the architecture of decoder system and the feature of each processing unit, we develop a system controller combined the centralized and decentralized control scheme, which provides high efficient communication between the processing units and minimizes the size of interconnected buffers. A bus-arbitration algorithm named Token Ring algorithm is designed to control the allocation of the SDRAM bus. This algorithm can avoid the conflicts on bus and reduce the internal buffer size, an...
Deblocking filtering represents one of the most compute intensive tasks in an H.264/AVC standard vid...
H.264/AVC is a new international standard for the compression of natural video images, in which a de...
Nowadays, mobile devices are capable of displaying video up to HD resolution. In this paper, we prop...
In this paper, we present a high speed and efficient architecture of Variable Length Decoder for AVS...
Video decoder architecture is developing from dedicated hardware to HW/SW partition, this owes to th...
The need for real-time video compression systems requires a particular design methodology to achieve...
This paper presents the implementation of Advanced Audio and Video Standard Part 2: Video (AVS P2), ...
Context-based Binary Arithmetic Coding (CBAC) is a normative part of the newest X Profile of Advance...
Modern multimedia workloads provide increased levels of quality and compression efficiency at the ex...
[[abstract]]©2007 CSREA-This paper presents a H.264/AVC decoder realization on a dual-core SoC platf...
International audienceThis paper presents novel hardware architecture for real-time implementation o...
AbstractIn this paper, an optimized hardware implementation for deblocking filter of AVS decoder was...
Abstract—H.264 and AVS are the two latest video coding standards. Since the similarity between their...
Abstract—In this paper, a hardware sharing architecture to perform the multi-standard deblocking fil...
Efficient and dedicated hardware architecture and accelerator micro-engines are crucial implementati...
Deblocking filtering represents one of the most compute intensive tasks in an H.264/AVC standard vid...
H.264/AVC is a new international standard for the compression of natural video images, in which a de...
Nowadays, mobile devices are capable of displaying video up to HD resolution. In this paper, we prop...
In this paper, we present a high speed and efficient architecture of Variable Length Decoder for AVS...
Video decoder architecture is developing from dedicated hardware to HW/SW partition, this owes to th...
The need for real-time video compression systems requires a particular design methodology to achieve...
This paper presents the implementation of Advanced Audio and Video Standard Part 2: Video (AVS P2), ...
Context-based Binary Arithmetic Coding (CBAC) is a normative part of the newest X Profile of Advance...
Modern multimedia workloads provide increased levels of quality and compression efficiency at the ex...
[[abstract]]©2007 CSREA-This paper presents a H.264/AVC decoder realization on a dual-core SoC platf...
International audienceThis paper presents novel hardware architecture for real-time implementation o...
AbstractIn this paper, an optimized hardware implementation for deblocking filter of AVS decoder was...
Abstract—H.264 and AVS are the two latest video coding standards. Since the similarity between their...
Abstract—In this paper, a hardware sharing architecture to perform the multi-standard deblocking fil...
Efficient and dedicated hardware architecture and accelerator micro-engines are crucial implementati...
Deblocking filtering represents one of the most compute intensive tasks in an H.264/AVC standard vid...
H.264/AVC is a new international standard for the compression of natural video images, in which a de...
Nowadays, mobile devices are capable of displaying video up to HD resolution. In this paper, we prop...