Abstract—We propose a new energy efficient method of designing switch blocks inside FPGAs using novel variations of the Dual Threshold CMOS (DTMOS) based switches instead of the conventional NMOS pass transistor or tri-state buffer based switches. By intelligently sharing the extra transistor needed for using DTMOS based switches, the area overhead is kept to a minimum. Sleep transistors are used to reduce sub-threshold leakage. Using our new, novel design, we obtain a 16% improvement in the power-delay product during the active mode per switch and a factor of 20 improvement in the stand-by mode, over conventional approaches. Extensive simulation results over benchmark circuits in CMOS 0.13µ are presented to illustrate the superiority of th...
Scaling and power reduction trends in future technologies will cause subthreshold leakage currents t...
This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our ...
ABSTRACT: In most recent CMOS feature sizes (e.g., 90nm and 45nm), leakage power dissipation has bec...
We propose a new energy efficient method of designing switch blocks inside FPGAs using novel variati...
We propose a new low energy FPGA interconnect fabric that is based on low energy switch blocks using...
Abstract—We consider circuit techniques for reducing field-pro-grammable gate-array (FPGA) power con...
In this paper we present efficient procedures for delay constrained minimization of the power due to...
A sleep switch dual threshold voltage domino logic circuit technique for placing idle domino circuit...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
In this brief, a low-overhead circuit technique is proposed to simultaneously reduce subthreshold an...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
The demand of delivering faster, smaller, and highly reliable integrated circuit chips is what drive...
Abstract—Static power consumption is an important com-ponent of the total power consumption in FPGAs...
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
The need for low power dissipation in portable computing and wireless communication systems is makin...
Scaling and power reduction trends in future technologies will cause subthreshold leakage currents t...
This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our ...
ABSTRACT: In most recent CMOS feature sizes (e.g., 90nm and 45nm), leakage power dissipation has bec...
We propose a new energy efficient method of designing switch blocks inside FPGAs using novel variati...
We propose a new low energy FPGA interconnect fabric that is based on low energy switch blocks using...
Abstract—We consider circuit techniques for reducing field-pro-grammable gate-array (FPGA) power con...
In this paper we present efficient procedures for delay constrained minimization of the power due to...
A sleep switch dual threshold voltage domino logic circuit technique for placing idle domino circuit...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
In this brief, a low-overhead circuit technique is proposed to simultaneously reduce subthreshold an...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
The demand of delivering faster, smaller, and highly reliable integrated circuit chips is what drive...
Abstract—Static power consumption is an important com-ponent of the total power consumption in FPGAs...
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
The need for low power dissipation in portable computing and wireless communication systems is makin...
Scaling and power reduction trends in future technologies will cause subthreshold leakage currents t...
This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our ...
ABSTRACT: In most recent CMOS feature sizes (e.g., 90nm and 45nm), leakage power dissipation has bec...