We study the nominal delay minimization problem in LUT-based FPGA technology mapping, where interconnect delay is assumed proportional to net fanout size. We prove that the delay-optimal K-LUT mapping problem under the nominal delay model is NP-hard whenK 3, and remains NP-hard for duplication-free mapping and tree-based mapping for K 5 (but is polynomial time solvable for K = 2). We also present a simple heuristic to take nominal delay into consideration during LUT mapping for delay minimization.
The paper presents several improvements to state-of-the-art in FPGA technology mapping exemplified b...
FPGA logic synthesis and technology mapping have been studied extensively over the past 15 years. Ho...
Field-programmable gate arrays (FPGAs) are integrated circuits (ICs) used for rapid prototyping and ...
The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC designs. Mo...
The paper presents several improvements to our synthesis platform Xsynth that was developed targetin...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We study the technology mapping problem for LUT-based FPGAs targeting at power minimizat...
[[abstract]]We study the technology mapping problem for LUT-based FPGAs targeting at power minimizat...
This paper presents a new approach to technology mapping for arbitrary technologies with single outp...
. Flowmap ([1]) was the first delay-optimal algorithm for the technology mapping of LUT-based FPGAs....
Abstract � In this paper � we study the technology mapping problem for sequential circuits for LUT� ...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
Scheduling plays a central role in high-level synthesis, as it inserts clock boundaries into the unt...
The paper presents several improvements to state-of-the-art in FPGA technology mapping exemplified b...
FPGA logic synthesis and technology mapping have been studied extensively over the past 15 years. Ho...
Field-programmable gate arrays (FPGAs) are integrated circuits (ICs) used for rapid prototyping and ...
The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC designs. Mo...
The paper presents several improvements to our synthesis platform Xsynth that was developed targetin...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We study the technology mapping problem for LUT-based FPGAs targeting at power minimizat...
[[abstract]]We study the technology mapping problem for LUT-based FPGAs targeting at power minimizat...
This paper presents a new approach to technology mapping for arbitrary technologies with single outp...
. Flowmap ([1]) was the first delay-optimal algorithm for the technology mapping of LUT-based FPGAs....
Abstract � In this paper � we study the technology mapping problem for sequential circuits for LUT� ...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
Scheduling plays a central role in high-level synthesis, as it inserts clock boundaries into the unt...
The paper presents several improvements to state-of-the-art in FPGA technology mapping exemplified b...
FPGA logic synthesis and technology mapping have been studied extensively over the past 15 years. Ho...
Field-programmable gate arrays (FPGAs) are integrated circuits (ICs) used for rapid prototyping and ...