A novel memory device with dual floating-gate is investigated in this paper. The fabrication process of this device is compatible with the standard logic CMOS process flow using single gate poly. It can store 2 bits in a single cell without increasing the cell size. This study provides the fabrication process flow of the dual floating-gate devices. The transfer characteristics, programming, reading, and erasing performances are investigated. The crosstalk between these two floating-gates is also studied. Simulation results show a prosperous prospect of this device. It is promising for high density embedded FLASH applications
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
An opposite side floating gate FLASH memory cell structure based on double-gate metal oxide semicond...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
[[abstract]]In the design of either n-channel or p-channel flash memory, a conventional n-type poly-...
A novel nonvolatile memory (NVM) Top-floating-gate (TFG) flash device is demonstrated in a CMOS tech...
The flash memory technology meets physical and technical obstacles for further scaling. New structur...
The flash memory technology meets physical and technical obstacles for further scaling. New structur...
This paper provides an overview of Floating Gate technology, the architectures used in it, and the m...
This chapter gives thorough overview of the Industry Standard Flash memory cell. More than 85% of to...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
This chapter gives thorough overview of the Industry Standard Flash memory cell. More than 85% of to...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
This paper describes a possible approach to Compact Modeling of Floating Gate devices. Floating Gate...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
This paper describes a possible approach to Compact Modeling of Floating Gate devices. Floating Gate...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
An opposite side floating gate FLASH memory cell structure based on double-gate metal oxide semicond...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
[[abstract]]In the design of either n-channel or p-channel flash memory, a conventional n-type poly-...
A novel nonvolatile memory (NVM) Top-floating-gate (TFG) flash device is demonstrated in a CMOS tech...
The flash memory technology meets physical and technical obstacles for further scaling. New structur...
The flash memory technology meets physical and technical obstacles for further scaling. New structur...
This paper provides an overview of Floating Gate technology, the architectures used in it, and the m...
This chapter gives thorough overview of the Industry Standard Flash memory cell. More than 85% of to...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
This chapter gives thorough overview of the Industry Standard Flash memory cell. More than 85% of to...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
This paper describes a possible approach to Compact Modeling of Floating Gate devices. Floating Gate...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
This paper describes a possible approach to Compact Modeling of Floating Gate devices. Floating Gate...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
An opposite side floating gate FLASH memory cell structure based on double-gate metal oxide semicond...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...