This work tackles a problem of clock power minimization within a skew constraint under supply voltage variation. This problem is defined in the ISPD 2010 benchmark. Unlike mesh and cross link that reduce clock skew uncertainty by multiple driving paths, our focus is on controlling skew uncertainty in the structure of the tree. We observe that slow slew amplifies supply voltage variation, which induces larger path delay variation and skew uncertainty. To obtain the optimality, we formulate a symmetric clock tree synthesis as a mathematical programming problem in which the slew effect is considered by an NLDM-like cell delay variation model. A symmetry-to-asymmetry tree transformation is proposed to further reduce wire loading. Experimental r...
Among the most challenging tasks of advanced-node IC design is power reduction. In the advanced tech...
Abstract — In this paper, we study the buffered clock tree synthesis problem under thermal variation...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
Abstract—Clock tree synthesis plays an important role on the total performance of chip. Gated clock ...
Clock tree synthesis plays an important role on the total performance of chip. Gated clock tree is a...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...
Abstract — This paper investigates methods for minimizing the impact of process variation on clock s...
Abstract — Clock distribution networks are affected by dif-ferent sources of variations. The resulti...
Clock distribution is vital to all synchronous integrated circuits; a poor clock distribution networ...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
In this paper, we investigate the effect of multilevel network for clock skew. We first define the s...
Abstract—In this paper, we analyze the effect of clock slew in subthreshold circuits. Specifically, ...
In this thesis, an optimization framework is proposed to synthesize clock trees with useful skews. T...
Thermal issues are a primary concern in the three-dimensional integrated circuit (3D IC) design. Thi...
Among the most challenging tasks of advanced-node IC design is power reduction. In the advanced tech...
Abstract — In this paper, we study the buffered clock tree synthesis problem under thermal variation...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
Abstract—Clock tree synthesis plays an important role on the total performance of chip. Gated clock ...
Clock tree synthesis plays an important role on the total performance of chip. Gated clock tree is a...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...
Abstract — This paper investigates methods for minimizing the impact of process variation on clock s...
Abstract — Clock distribution networks are affected by dif-ferent sources of variations. The resulti...
Clock distribution is vital to all synchronous integrated circuits; a poor clock distribution networ...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
In this paper, we investigate the effect of multilevel network for clock skew. We first define the s...
Abstract—In this paper, we analyze the effect of clock slew in subthreshold circuits. Specifically, ...
In this thesis, an optimization framework is proposed to synthesize clock trees with useful skews. T...
Thermal issues are a primary concern in the three-dimensional integrated circuit (3D IC) design. Thi...
Among the most challenging tasks of advanced-node IC design is power reduction. In the advanced tech...
Abstract — In this paper, we study the buffered clock tree synthesis problem under thermal variation...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...