textOne of the major limiters to computer systems and systems on chip (SOC) designs is accessing the main memory, which is typically two orders of magnitude slower than the processor. To bridge this gap, modern processors already devote more than half of the on-chip transistors to the last-level cache. Caches have negative impact on area, power, and yield. This research goal is to design caches that operate at lower voltages while enhancing yield. Our strategy is to improve the static noise margin (SNM) and the writability of the conventional six-transistor SRAM cell by reducing the effect of parametric variations on the cell. This is done using a novel circuit that reduces the voltage swing on the word line during read operations and reduc...
Power density is currently the primary design constraint across most computing segments and the main...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from ...
Improving energy efficiency is critical to increasing computing capability, from mobile devices oper...
textOne of the major limiters to computer systems and systems on chip (SOC) designs is accessing the...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
The explosive growth of battery operated devices has made low-power design a priority in recent year...
Static Random Access Memory (SRAM)- based cache is one of the most important components of state-of-...
Static Random Access Memory (SRAM) is an indispensable part of most modern VLSI designs and dominate...
Static Random Access Memory (SRAM) is an indispensable part of most modern VLSI designs and dominate...
As the CMOS technology continues to scale down to achieve higher performance, considerable power dis...
As process technologies shrink, the size and number of memories on a chip are exponentially increasi...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from e...
This thesis presents a novel six-transistor SRAM intended for advanced microprocessor cache applicat...
Large last-level cache (L3C) is efficient for bridging the performance and power gap between process...
Recent surveys show that on average about 70% of the area budget of the system on chip (SoC) is occu...
Power density is currently the primary design constraint across most computing segments and the main...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from ...
Improving energy efficiency is critical to increasing computing capability, from mobile devices oper...
textOne of the major limiters to computer systems and systems on chip (SOC) designs is accessing the...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
The explosive growth of battery operated devices has made low-power design a priority in recent year...
Static Random Access Memory (SRAM)- based cache is one of the most important components of state-of-...
Static Random Access Memory (SRAM) is an indispensable part of most modern VLSI designs and dominate...
Static Random Access Memory (SRAM) is an indispensable part of most modern VLSI designs and dominate...
As the CMOS technology continues to scale down to achieve higher performance, considerable power dis...
As process technologies shrink, the size and number of memories on a chip are exponentially increasi...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from e...
This thesis presents a novel six-transistor SRAM intended for advanced microprocessor cache applicat...
Large last-level cache (L3C) is efficient for bridging the performance and power gap between process...
Recent surveys show that on average about 70% of the area budget of the system on chip (SoC) is occu...
Power density is currently the primary design constraint across most computing segments and the main...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from ...
Improving energy efficiency is critical to increasing computing capability, from mobile devices oper...