textWhen designing a computer system, benchmark programs are used with cycle accurate performance/power simulators and HDL level simulators to evaluate novel architectural enhancements, perform design space exploration, understand the worst-case power characteristics of various designs and find performance bottlenecks. This research effort is directed towards automatically generating synthetic benchmarks to tackle three design challenges: 1) For most of the simulation related purposes, full runs of modern real world parallel applications like the PARSEC, SPLASH suites cannot be used as they take machine weeks of time on cycle accurate and HDL level simulators incurring a prohibitively large time cost 2) The second design challenge is that, ...
Abstract1- This paper presents an efficient design exploration environment for high-end core process...
The contribution of this work builds on top of the established virtual prototype platforms to improv...
A methodology is introduced to reduce the overall simulation time of large benchmarking suites. Prev...
textWhen designing a computer system, benchmark programs are used with cycle accurate performance/po...
Benchmarks set standards for innovation in computer architecture research and industry product devel...
This PhD thesis [1], awarded with the SPEC Distinguished Dissertation Award 2011, proposes and studi...
Benchmarks set standards for innovation in computer architecture research and industry product devel...
Estimating the maximum power and thermal characteristics of a processor is essential for designing i...
The increasing heterogeneity of computing systems enables higher performance and power efficiency. H...
This paper presents a novel benchmark synthesis framework with three key features. First, it generat...
textComputer designers rely on simulation systems to assess the performance of their designs before...
Stringent performance targets and power constraints push designers towards building specialized work...
The need for fast time to market of new embedded processor-based designs calls for a rapid design me...
The design and evaluation of microprocessor architectures is a difficult and time-consuming task. Al...
Designing optimal computer systems for improved performance and energy efficiency requires architect...
Abstract1- This paper presents an efficient design exploration environment for high-end core process...
The contribution of this work builds on top of the established virtual prototype platforms to improv...
A methodology is introduced to reduce the overall simulation time of large benchmarking suites. Prev...
textWhen designing a computer system, benchmark programs are used with cycle accurate performance/po...
Benchmarks set standards for innovation in computer architecture research and industry product devel...
This PhD thesis [1], awarded with the SPEC Distinguished Dissertation Award 2011, proposes and studi...
Benchmarks set standards for innovation in computer architecture research and industry product devel...
Estimating the maximum power and thermal characteristics of a processor is essential for designing i...
The increasing heterogeneity of computing systems enables higher performance and power efficiency. H...
This paper presents a novel benchmark synthesis framework with three key features. First, it generat...
textComputer designers rely on simulation systems to assess the performance of their designs before...
Stringent performance targets and power constraints push designers towards building specialized work...
The need for fast time to market of new embedded processor-based designs calls for a rapid design me...
The design and evaluation of microprocessor architectures is a difficult and time-consuming task. Al...
Designing optimal computer systems for improved performance and energy efficiency requires architect...
Abstract1- This paper presents an efficient design exploration environment for high-end core process...
The contribution of this work builds on top of the established virtual prototype platforms to improv...
A methodology is introduced to reduce the overall simulation time of large benchmarking suites. Prev...