been the tool of choice for balancing power and performance in high-performance computing (HPC). With the introduction of Intel’s Sandy Bridge family of processors, researchers now have a far more attractive option: user-specified, dynamic, hardware-enforced processor power bounds. In this paper we provide a first look at this technology in the HPC environment and detail both the opportunities and potential pitfalls of using this technique to control processor power. As part of this evaluation we measure power and perfor-mance for single-processor instances of several of the NAS Parallel Benchmarks. Additionally, we focus on the behavior of a single benchmark, MG, under several different power bounds. We quantify the well-known manufacturin...
<div><p>As the energy consumption has been surging in an unsustainable way, it is important to under...
This paper reports and analyzes measured chip power and performance on five process technology gener...
Massive parallelism combined with complex memory hierarchies and heterogeneity in high-performance c...
This paper looks at the power-performance implications of running parallel applications on chip mult...
Abstract—Accelerators are used in about 13 % of the current Top500 List. Supercomputers leveraging a...
This paper looks at the power-performance implications of running parallel applications on chip mult...
International audiencePower consumption is one of the main challenges to achieve Exascale performanc...
This report documents the program and the outcomes of Dagstuhl Perspectives Workshop 15342 "Power-Bo...
As power consumption being the first order constraint to build microprocessors, they are required to...
In this manuscript we evaluate the impact of HW power capping mechanisms on a real scientific applic...
System designers and application programmers must consider trade-offs between performance and energy...
The ever-increasing ecological footprint of Information Technology (IT) sector coupled with adverse ...
Heterogeneous processors (e.g., ARM’s big.LITTLE) improve performance in power-constrained environme...
After 15 years of exponential improvement in microproces-sor clock rates, the physical principles al...
Abstract—We present a study on estimating the dynamic power consumption of a processor based on perf...
<div><p>As the energy consumption has been surging in an unsustainable way, it is important to under...
This paper reports and analyzes measured chip power and performance on five process technology gener...
Massive parallelism combined with complex memory hierarchies and heterogeneity in high-performance c...
This paper looks at the power-performance implications of running parallel applications on chip mult...
Abstract—Accelerators are used in about 13 % of the current Top500 List. Supercomputers leveraging a...
This paper looks at the power-performance implications of running parallel applications on chip mult...
International audiencePower consumption is one of the main challenges to achieve Exascale performanc...
This report documents the program and the outcomes of Dagstuhl Perspectives Workshop 15342 "Power-Bo...
As power consumption being the first order constraint to build microprocessors, they are required to...
In this manuscript we evaluate the impact of HW power capping mechanisms on a real scientific applic...
System designers and application programmers must consider trade-offs between performance and energy...
The ever-increasing ecological footprint of Information Technology (IT) sector coupled with adverse ...
Heterogeneous processors (e.g., ARM’s big.LITTLE) improve performance in power-constrained environme...
After 15 years of exponential improvement in microproces-sor clock rates, the physical principles al...
Abstract—We present a study on estimating the dynamic power consumption of a processor based on perf...
<div><p>As the energy consumption has been surging in an unsustainable way, it is important to under...
This paper reports and analyzes measured chip power and performance on five process technology gener...
Massive parallelism combined with complex memory hierarchies and heterogeneity in high-performance c...