primary self-resetting CMOS (SRCMOS) circuit techniques. The register cell are completely level-sensitive scan design test com-patible. The fabricated register file occupies an area of 1.84 1.55 mm2, and the cell size is 21.6 30 m2. The high-performance register file is implemented in a multiblock structure consisting of subarrays and associated multiplexing circuits. For a given read port, the outputs of all multiplexer circuits are dotted together to form a single global output. A quasi-global approach is used for reset pulse generation and timing control circuits to reduce area overhead. The output pulse width is controlled by a chopper circuit. The write-port operation is achieved by the combination of static data input and dynamic co...
[[abstract]]This paper talks about how to analyze and design high performance low power multiple-por...
The register file access time is one of the critical delays in current superscalar processors. Its i...
The reorder buffer and register file of a modern superscalar processor are both critical components ...
SRCMOS(self-resetilng CMOS) is one kind of popular techniques, which can be used for designing high-...
Graduation date: 2007In modern on-chip memories, an increasing demand for higher performance, lower ...
Abstract- We designed a compact, high-speed, and low-power bank-type 12-port register file test chip...
CMOS technology scaling has significantly increased the susceptibility of microprocessors to radiati...
The rapid development of CMOS technology has significantly increased the susceptibility of electroni...
Register files of microprocessors have often been cited as performance bottlenecks and significant c...
Dynamic superscalar processors execute multiple instructions out-of-order by looking for independent...
Various high speed sequential multi-threshold voltage CMOS (MTCMOS) circuit techniques are presented...
Abstract — A low-power multithreaded register file architecture is proposed. Banking architecture an...
Large register file with multiple ports is a critical component of a high-performance processor. A l...
Due to the increasing vulnerability of CMOS circuits, new generations of microprocessors require an ...
While Moore's Law predicts the ability of semiconductor industry to engineer smaller and more effici...
[[abstract]]This paper talks about how to analyze and design high performance low power multiple-por...
The register file access time is one of the critical delays in current superscalar processors. Its i...
The reorder buffer and register file of a modern superscalar processor are both critical components ...
SRCMOS(self-resetilng CMOS) is one kind of popular techniques, which can be used for designing high-...
Graduation date: 2007In modern on-chip memories, an increasing demand for higher performance, lower ...
Abstract- We designed a compact, high-speed, and low-power bank-type 12-port register file test chip...
CMOS technology scaling has significantly increased the susceptibility of microprocessors to radiati...
The rapid development of CMOS technology has significantly increased the susceptibility of electroni...
Register files of microprocessors have often been cited as performance bottlenecks and significant c...
Dynamic superscalar processors execute multiple instructions out-of-order by looking for independent...
Various high speed sequential multi-threshold voltage CMOS (MTCMOS) circuit techniques are presented...
Abstract — A low-power multithreaded register file architecture is proposed. Banking architecture an...
Large register file with multiple ports is a critical component of a high-performance processor. A l...
Due to the increasing vulnerability of CMOS circuits, new generations of microprocessors require an ...
While Moore's Law predicts the ability of semiconductor industry to engineer smaller and more effici...
[[abstract]]This paper talks about how to analyze and design high performance low power multiple-por...
The register file access time is one of the critical delays in current superscalar processors. Its i...
The reorder buffer and register file of a modern superscalar processor are both critical components ...