Abstract—H.264 decoders usually have pipeline architecture by a macroblock or a 4 × 4 sub-block. The period of the pipeline is usually fixed to guarantee the operation in the worst case which results in many idle cycles and higher data bandwidth. Adaptive pipeline architecture for H.264 decoders has been proposed for efficient decoding and lower the requirement of the bandwidth for the memory bus. However, it requires a controller for the adaptive priority control to utilize the advantage. We propose a smart bus arbiter that replaces the controller. It is introduced to adjust the priority adaptively the QoS (Quality of Service) control of the decoding process. The smart arbiter can be integrated the arbiter of bus systems and it works when ...
H.264/AVC is a new video compression standard designed for future broadband network. Compared with f...
ABSTRACT Video coding follows the trend of demanding higher performance every new generation, and th...
Abstract. We propose an elastic pipeline architecture that can apply dynamic voltage scaling (DVS) t...
[[abstract]]In an advanced System-on-Chip (SoC) for real-time applications, the arbiter of its on-ch...
Nowadays, the television, movie and computer industry pose more strict requirements to what is a goo...
[[abstract]]We propose a hardware accelerator for context-based adaptive binary arithmetic decoding ...
In this thesis we present an FPGA software/hardware co-design for the CABAC decoder. CABAC is the Co...
This paper presents an efficient hardware architecture for real-time implementation of adaptive debl...
This paper presents an efficient VLSI architecture for H.264/AVC content-adaptive binary arithmetic ...
In this paper, we describe an FPGA H.264/AVC encoder architecture performing at real-time. To reduce...
International audienceThis paper presents novel hardware architecture for real-time implementation o...
Rate control plays an important role in video encoders with the complex application environment and ...
A H.264 standard is one of the most popular coding standard with significant improvement in video br...
International audienceAutomatic control appears to be an enabling technology to handle both the perf...
International audienceThe design and implementation of a hardware accelerator dedicated to Binary Ar...
H.264/AVC is a new video compression standard designed for future broadband network. Compared with f...
ABSTRACT Video coding follows the trend of demanding higher performance every new generation, and th...
Abstract. We propose an elastic pipeline architecture that can apply dynamic voltage scaling (DVS) t...
[[abstract]]In an advanced System-on-Chip (SoC) for real-time applications, the arbiter of its on-ch...
Nowadays, the television, movie and computer industry pose more strict requirements to what is a goo...
[[abstract]]We propose a hardware accelerator for context-based adaptive binary arithmetic decoding ...
In this thesis we present an FPGA software/hardware co-design for the CABAC decoder. CABAC is the Co...
This paper presents an efficient hardware architecture for real-time implementation of adaptive debl...
This paper presents an efficient VLSI architecture for H.264/AVC content-adaptive binary arithmetic ...
In this paper, we describe an FPGA H.264/AVC encoder architecture performing at real-time. To reduce...
International audienceThis paper presents novel hardware architecture for real-time implementation o...
Rate control plays an important role in video encoders with the complex application environment and ...
A H.264 standard is one of the most popular coding standard with significant improvement in video br...
International audienceAutomatic control appears to be an enabling technology to handle both the perf...
International audienceThe design and implementation of a hardware accelerator dedicated to Binary Ar...
H.264/AVC is a new video compression standard designed for future broadband network. Compared with f...
ABSTRACT Video coding follows the trend of demanding higher performance every new generation, and th...
Abstract. We propose an elastic pipeline architecture that can apply dynamic voltage scaling (DVS) t...