Abstract-In this paper, a new four-phase dynamic logic, called the high-speed precharge-discharge CMOS logic (HS-PDCMOS logic), is proposed and analyzed. Basically the HS-PDCMOS logic uses two different units to implement the logic function and to drive the output load separately. Thus, a complex function can be implemented within a single gate and form the pipelined structured as well. The HS-PDCMOS logic needs four operation clocks and has three different versions. An experimental chip has been designed and measured to partly verify the results of circuit analysis and simulation. It is shown that the HS-PDCMOS logic has an operation speed about 2.5 to 3 times higher than the conventional four-phase dynamic logic. Moreover, the new logic h...
Ahtract-Two new high-speed CMOS logic circuits are proposed and analyzed. One is called the CMOS non...
The speed of operation of digital systems can be increased by improving the logic or the circuit des...
This paper proposes hybrid dynamic current mode logic (H-DyCML) as an alternative to existing dynami...
[[abstract]]In this paper, a new four-phase dynamic logic, called the high-speed precharge-discharge...
[[abstract]]A novel four-phase dynamic logic, called high-speed precharge-discharge CMOS logic (HS-P...
In this paper, a new logiedesign style called Pseudo Dynamic Logic (SDL) is introduced. In this logi...
Power consumption is always the key problem for the digital circuit design. Also, information leaked...
[[abstract]]A CMOS differential logic, called the latched CMOS differential logic (LCDL), is propose...
Abstract. The main result is the development, and delay comparison based on Logical Effort, of a num...
The original publication is available at www.springerlink.comThe main result is the development, and...
We explore the potential for extremely high asynchronous logic performance in CMOS and GaAs dynamic ...
Abstract — The high-speed dynamic True Single Phase Clock (TSPC) logic design style offer fully pipe...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...
In this paper, we realize a high performance arithmetic circuits which is faster and have lower powe...
Dynamic Logic is used in high performance circuit designs for its high speed and less transistor ...
Ahtract-Two new high-speed CMOS logic circuits are proposed and analyzed. One is called the CMOS non...
The speed of operation of digital systems can be increased by improving the logic or the circuit des...
This paper proposes hybrid dynamic current mode logic (H-DyCML) as an alternative to existing dynami...
[[abstract]]In this paper, a new four-phase dynamic logic, called the high-speed precharge-discharge...
[[abstract]]A novel four-phase dynamic logic, called high-speed precharge-discharge CMOS logic (HS-P...
In this paper, a new logiedesign style called Pseudo Dynamic Logic (SDL) is introduced. In this logi...
Power consumption is always the key problem for the digital circuit design. Also, information leaked...
[[abstract]]A CMOS differential logic, called the latched CMOS differential logic (LCDL), is propose...
Abstract. The main result is the development, and delay comparison based on Logical Effort, of a num...
The original publication is available at www.springerlink.comThe main result is the development, and...
We explore the potential for extremely high asynchronous logic performance in CMOS and GaAs dynamic ...
Abstract — The high-speed dynamic True Single Phase Clock (TSPC) logic design style offer fully pipe...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...
In this paper, we realize a high performance arithmetic circuits which is faster and have lower powe...
Dynamic Logic is used in high performance circuit designs for its high speed and less transistor ...
Ahtract-Two new high-speed CMOS logic circuits are proposed and analyzed. One is called the CMOS non...
The speed of operation of digital systems can be increased by improving the logic or the circuit des...
This paper proposes hybrid dynamic current mode logic (H-DyCML) as an alternative to existing dynami...