Partial reconfiguration allows parts of the reconfigurable chip area to be configured without affecting the rest of the chip. This allows placement of tasks at run time on the reconfigurable chip. Area management is a very important issue which highly affect the utilization of the chip and hence the performance. This paper focuses on a major aspect of moving running tasks to free space for new incoming tasks (compaction). We study the effect of compacting running tasks to free more contiguous space on the system performance. First, we introduce a straightforward compaction strategy called Blind compaction. We use its performance as a reference to measure the performance of other compaction algorithms. Then we propose a two-dimensional compa...
Partial Runtime Reconfigurable (PRTR) FPGAs allow HW tasks to be placed and removed dynamically at r...
In this paper we study the two-dimensional compaction of integrated circuit layouts. A curvilinear r...
The efficiency of a symbolic compactor is closely related to the quality of the physical layout prod...
Controllers for partially reconfigurable FPGAs that are capable of supporting multiple independent t...
Memory compaction is a technique for reclaiming cells containing garbage that are scattered over the...
In this paper, two row boundary (TRB) allocation algorithm and limited top-down compaction (LT-DC) m...
A compacter takes as input a VLSI layout and produces as output an equivalent layout of smaller area...
A compacter takes as input a VLSI layout and produces as output an equivalent layout of smaller are...
The work of F.M. Maley (Proc. Chapel Hill Conf. on VLSI, p.261-83, 1985) on one-dimensional compacti...
The relative efficiencies of four compactors of varisized cells are estimated by constructing their ...
Abstract. We study, formally and experimentally, the trade-off in tempo-ral and spatial overhead whe...
This paper presents a survey and a taxonomy of layout compaction algorithms, which are an essential ...
Abstract This paper presents a test resource partitioning technique based on an efficient response c...
The need for a better microprogramming tool has increased considerably as increased dem and and supp...
This paper describes a new approach for IC layout and compaction. The compaction problem is translat...
Partial Runtime Reconfigurable (PRTR) FPGAs allow HW tasks to be placed and removed dynamically at r...
In this paper we study the two-dimensional compaction of integrated circuit layouts. A curvilinear r...
The efficiency of a symbolic compactor is closely related to the quality of the physical layout prod...
Controllers for partially reconfigurable FPGAs that are capable of supporting multiple independent t...
Memory compaction is a technique for reclaiming cells containing garbage that are scattered over the...
In this paper, two row boundary (TRB) allocation algorithm and limited top-down compaction (LT-DC) m...
A compacter takes as input a VLSI layout and produces as output an equivalent layout of smaller area...
A compacter takes as input a VLSI layout and produces as output an equivalent layout of smaller are...
The work of F.M. Maley (Proc. Chapel Hill Conf. on VLSI, p.261-83, 1985) on one-dimensional compacti...
The relative efficiencies of four compactors of varisized cells are estimated by constructing their ...
Abstract. We study, formally and experimentally, the trade-off in tempo-ral and spatial overhead whe...
This paper presents a survey and a taxonomy of layout compaction algorithms, which are an essential ...
Abstract This paper presents a test resource partitioning technique based on an efficient response c...
The need for a better microprogramming tool has increased considerably as increased dem and and supp...
This paper describes a new approach for IC layout and compaction. The compaction problem is translat...
Partial Runtime Reconfigurable (PRTR) FPGAs allow HW tasks to be placed and removed dynamically at r...
In this paper we study the two-dimensional compaction of integrated circuit layouts. A curvilinear r...
The efficiency of a symbolic compactor is closely related to the quality of the physical layout prod...