Error control is one of major concerns in many electronic systems. Experience shows that most malfunctions during system operation are caused by transient faults, which often mean abnormal signal delays that may result in violations of circuit element timing constraints. This paper presents a novel CMOS-based concurrent timing error detector that makes a flip-flop to sense and then signal whether its data has been potentially corrupted or not by a setup or hold timing violation. Designed circuit performs a quiescent supply current evaluation to determine timing violation from the input changes in relation to a clock edge. If the input is too close to the clock time, the resulting switching transient current in the detection circuit exceeds ...
This paper proposes an on-chip detector for the on-line testing of faults affecting clock signals an...
When a comprehensive fault model is considered, static CMOS VLSI has long been prohibited from reali...
This paper presents a concurrent error detection tech-nique targeted towards control logic in a proc...
Abstract – This work reveals additional timing difficulties by which concurrent error detection (CED...
Increasing process variations and sensitivity to operating conditions are making the design of tradi...
IC technologies are approaching the ultimate limits of silicon in terms of channel width, power supp...
[[abstract]]The authors present a novel approach to designing TSC (totally self-checking) CMOS circu...
[[abstract]]©2008 IEEE-Delay variation can cause a design to fail its timing specification. Ernst in...
Abstract—Timing error tolerance turns to be an important design parameter in nanometer technology, h...
111 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.A preliminary study of the re...
International audienceTiming failures in high complexity - high frequency ...
Timing error is now getting increased attention due to the high rate of error-occurrence on ...
Abstract: This paper presents the first known timing-error detection (TED) microprocessor able to op...
This paper presents a timing error masking-aware ARM Cortex M0 microcontroller system. Timing errors...
This paper presents the first known timing-error detection (TED) microprocessor able to operate in s...
This paper proposes an on-chip detector for the on-line testing of faults affecting clock signals an...
When a comprehensive fault model is considered, static CMOS VLSI has long been prohibited from reali...
This paper presents a concurrent error detection tech-nique targeted towards control logic in a proc...
Abstract – This work reveals additional timing difficulties by which concurrent error detection (CED...
Increasing process variations and sensitivity to operating conditions are making the design of tradi...
IC technologies are approaching the ultimate limits of silicon in terms of channel width, power supp...
[[abstract]]The authors present a novel approach to designing TSC (totally self-checking) CMOS circu...
[[abstract]]©2008 IEEE-Delay variation can cause a design to fail its timing specification. Ernst in...
Abstract—Timing error tolerance turns to be an important design parameter in nanometer technology, h...
111 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.A preliminary study of the re...
International audienceTiming failures in high complexity - high frequency ...
Timing error is now getting increased attention due to the high rate of error-occurrence on ...
Abstract: This paper presents the first known timing-error detection (TED) microprocessor able to op...
This paper presents a timing error masking-aware ARM Cortex M0 microcontroller system. Timing errors...
This paper presents the first known timing-error detection (TED) microprocessor able to operate in s...
This paper proposes an on-chip detector for the on-line testing of faults affecting clock signals an...
When a comprehensive fault model is considered, static CMOS VLSI has long been prohibited from reali...
This paper presents a concurrent error detection tech-nique targeted towards control logic in a proc...