Logic-compatible 2T and 3T embedded DRAMs (eDRAM) have recently gained their popularity in embedded applications because of their high density and good voltage margin. The most important design requirements in eDRAM cells are cell area, data retention time and read speed. In this paper, we present an in-depth analysis on the data retention time of various logic-compatible eDRAM cells, followed by the effects of several design factors on the retention time. A systematic methodology is proposed for enhancing the retention time of the eDRAM cells. Simulation results using a standard 65nm CMOS technology show that the optimization process improves the data retention time more than 3×. Finally, the number of read operations per retention period ...
Logic compatible gain cell (GC) embedded DRAM (eDRAM) arrays are considered an alternative to SRAM d...
A gain-cell embedded DRAM (GC-eDRAM) is an attractive logic-compatible alternative to the convention...
This paper explores the feasibility, in terms of performance and reliability, of gain-cell embedded ...
Logic-compatible 2T and 3T embedded DRAMs (eDRAM) have recently gained their popularity in embedded ...
Nowadays, EDRAMs become a new direction in the research society since it has higher density. However...
Gain-cell embedded DRAM (GC-eDRAM) is an interesting alternative to SRAMfor reasons such as high den...
Embedded DRAMs (eDRAMs) are a promising solution to replace SRAMs for on-chip memories in low-power ...
The rise of data-intensive applications has increased the demand for high-density and low-power embe...
Embedded memories were once utilized to transfer information between the CPU and the main memory. Th...
Gain-cell-based embedded dynamic random-access memory (DRAMs) are a potential high-density alternati...
The minimization of very large-scale integrated circuits is facing a great challenge as the demands ...
In view of device scaling issues, embedded DRAM (eDRAM) technology is being considered as a strong a...
Gain-cell embedded DRAM (GC-eDRAM) is a dense, low power option for embedded memory implementation, ...
Gain-Cell embedded DRAM (GC-eDRAM) has recently been recognized as a possible alternative to traditi...
Circuit techniques for enabling a sub-0.9V logic-compatible embedded DRAM (eDRAM) are presented. A b...
Logic compatible gain cell (GC) embedded DRAM (eDRAM) arrays are considered an alternative to SRAM d...
A gain-cell embedded DRAM (GC-eDRAM) is an attractive logic-compatible alternative to the convention...
This paper explores the feasibility, in terms of performance and reliability, of gain-cell embedded ...
Logic-compatible 2T and 3T embedded DRAMs (eDRAM) have recently gained their popularity in embedded ...
Nowadays, EDRAMs become a new direction in the research society since it has higher density. However...
Gain-cell embedded DRAM (GC-eDRAM) is an interesting alternative to SRAMfor reasons such as high den...
Embedded DRAMs (eDRAMs) are a promising solution to replace SRAMs for on-chip memories in low-power ...
The rise of data-intensive applications has increased the demand for high-density and low-power embe...
Embedded memories were once utilized to transfer information between the CPU and the main memory. Th...
Gain-cell-based embedded dynamic random-access memory (DRAMs) are a potential high-density alternati...
The minimization of very large-scale integrated circuits is facing a great challenge as the demands ...
In view of device scaling issues, embedded DRAM (eDRAM) technology is being considered as a strong a...
Gain-cell embedded DRAM (GC-eDRAM) is a dense, low power option for embedded memory implementation, ...
Gain-Cell embedded DRAM (GC-eDRAM) has recently been recognized as a possible alternative to traditi...
Circuit techniques for enabling a sub-0.9V logic-compatible embedded DRAM (eDRAM) are presented. A b...
Logic compatible gain cell (GC) embedded DRAM (eDRAM) arrays are considered an alternative to SRAM d...
A gain-cell embedded DRAM (GC-eDRAM) is an attractive logic-compatible alternative to the convention...
This paper explores the feasibility, in terms of performance and reliability, of gain-cell embedded ...