Abstract. Functional testing, as opposed to parametric testing, plays an important role in testing VLSI integrated circuits. However, it appears that designs are not always carefully analysed in advance to determine precisely which faults are clean, i.e. testable by logic means alone. The programmable logic array (PLA) is a popular circuit form used to implement a system of Boolean functions over a set of input variables. This paper considers the testability of the dynamic CMOS PLA with respect to an extended switch-level fault model that includes node faults, transistor stuck-opens and stuck-ons, interconnect breaks, ohmic shorts, and crosspoint faults. Single occurrences of each fault in the fault model are classified as either clean, unc...
A switch-level test generation system for synchronous sequential circuits has been developed in whic...
This paper describes the use of a previously proposed test generation program named Jethro [1] on te...
The presence of realistic faults in CMOS networks, such as shorts and opens, frequently gives rise t...
[[abstract]]The main obstacle in testing CMOS stuck-on faults is that the test vectors must be appli...
In this paper, the validity of'single fault assumption in deriving diagnostic test sets is examined...
Abstract: We present a method for obtaining a minimal set of test configurations and their associate...
[[abstract]]Presents a complete fault-tolerant programmable logic array (PLA) design that includes b...
AbstractIn this paper we propose a new technique for designing easily testable PLAs. Our design is a...
ISSN: 0279-2834CMOS technology poses a multi-faceted challenge in testing. Since 1978, researchers h...
An on-line algorithm is developed for the location of single cross point faults in a PLA (FPLA). The...
Static nMOS and static CMOS circuits-show some serious problems for fault modeling and testing. In t...
Test generation is an important part of a circuit as the test vectors are used during the design, ma...
Abstract: Testability analysis of basic and complex logic gates employing complementary pass transis...
Due to the character of the original source materials and the nature of batch digitization, quality ...
This paper presents the application of a new fault tolerant methodology to multiple output CMOS stat...
A switch-level test generation system for synchronous sequential circuits has been developed in whic...
This paper describes the use of a previously proposed test generation program named Jethro [1] on te...
The presence of realistic faults in CMOS networks, such as shorts and opens, frequently gives rise t...
[[abstract]]The main obstacle in testing CMOS stuck-on faults is that the test vectors must be appli...
In this paper, the validity of'single fault assumption in deriving diagnostic test sets is examined...
Abstract: We present a method for obtaining a minimal set of test configurations and their associate...
[[abstract]]Presents a complete fault-tolerant programmable logic array (PLA) design that includes b...
AbstractIn this paper we propose a new technique for designing easily testable PLAs. Our design is a...
ISSN: 0279-2834CMOS technology poses a multi-faceted challenge in testing. Since 1978, researchers h...
An on-line algorithm is developed for the location of single cross point faults in a PLA (FPLA). The...
Static nMOS and static CMOS circuits-show some serious problems for fault modeling and testing. In t...
Test generation is an important part of a circuit as the test vectors are used during the design, ma...
Abstract: Testability analysis of basic and complex logic gates employing complementary pass transis...
Due to the character of the original source materials and the nature of batch digitization, quality ...
This paper presents the application of a new fault tolerant methodology to multiple output CMOS stat...
A switch-level test generation system for synchronous sequential circuits has been developed in whic...
This paper describes the use of a previously proposed test generation program named Jethro [1] on te...
The presence of realistic faults in CMOS networks, such as shorts and opens, frequently gives rise t...