Leakage power is becoming a key design challenge in current and future CMOS designs. Due to technology scaling, the leakage power is rising so quickly that it largely elevates the die temperature. In this paper, we deeply investigate the impact of leakage power on thermal profile in 2D and 3D floorplanning. Our results show that chip temperature can increase by about 11 ℃ in 2D design and 68 ℃ for 3D case with leakage power considered. Then we propose a thermal-driven floorplanning flow integrated with an iterative leakage-aware thermal analysis process to optimize chip temperature and save leakage power consumption. Experimental results show that for 2D design, the max chip temperature can be reduced by about 8 ℃ and the proportion of leak...
Abstract — Thermal effects are becoming increasingly important during integrated circuit design. The...
International audienceCurrent power saving techniques have been focused on reducing the dynamic powe...
Due to the high integration on vertical stacked layers, power/ground network design becomes one of t...
Abstract-Thermal issue is a primary concern in three dimensional (3D) integrated circuit (IC) design...
Lateral heat conduction between modules affects the temperature profile of a floorplan, affecting th...
Abstract — The power density of modern ICs continues to increase with each new process technology. L...
Abstract—It has been the conventional assumption that, due to the superlinear dependence of leakage ...
Power density in modern integrated circuits (ICs) continues to increase at an alarming rate. In turn...
As the technology progresses, interconnect delays have become bottlenecks of chip performance. Three...
As the technology progresses, interconnect delays have become bottlenecks of chip performance. Three...
High and unevenly spread 3D chip temperatures can be reduced when appropriate thermal-aware design i...
Abstract—For sub-100 nm CMOS technologies, leakage power forms a significant component of the total ...
Save energy and low power consumption for green communication become one of the most challenging des...
The ever-aggressive increase in performance and integration of CMOS ICs is leading to higher power d...
In this paper, we present methodology to distribute the temperature of gates evenly on a chip while ...
Abstract — Thermal effects are becoming increasingly important during integrated circuit design. The...
International audienceCurrent power saving techniques have been focused on reducing the dynamic powe...
Due to the high integration on vertical stacked layers, power/ground network design becomes one of t...
Abstract-Thermal issue is a primary concern in three dimensional (3D) integrated circuit (IC) design...
Lateral heat conduction between modules affects the temperature profile of a floorplan, affecting th...
Abstract — The power density of modern ICs continues to increase with each new process technology. L...
Abstract—It has been the conventional assumption that, due to the superlinear dependence of leakage ...
Power density in modern integrated circuits (ICs) continues to increase at an alarming rate. In turn...
As the technology progresses, interconnect delays have become bottlenecks of chip performance. Three...
As the technology progresses, interconnect delays have become bottlenecks of chip performance. Three...
High and unevenly spread 3D chip temperatures can be reduced when appropriate thermal-aware design i...
Abstract—For sub-100 nm CMOS technologies, leakage power forms a significant component of the total ...
Save energy and low power consumption for green communication become one of the most challenging des...
The ever-aggressive increase in performance and integration of CMOS ICs is leading to higher power d...
In this paper, we present methodology to distribute the temperature of gates evenly on a chip while ...
Abstract — Thermal effects are becoming increasingly important during integrated circuit design. The...
International audienceCurrent power saving techniques have been focused on reducing the dynamic powe...
Due to the high integration on vertical stacked layers, power/ground network design becomes one of t...