IEEE Abstract—High-performance reconfigurable computing involves acceleration of significant portions of an application using reconfigurable hardware. Mapping application task graphs onto reconfigurable hardware is, therefore, of rising attention. In this work, we approach the mapping problem by incorporating multiple architectural variants for each hardware task; the variants reflect tradeoffs between the logic resources consumed and the task execution throughput. We propose a mapping approach based on the genetic algorithm, and show its effectiveness for random task graphs as well as an N-body simulation application, demonstrating improvements of up to 78.6 percent in the execution time compared with choosing a fixed implementation varian...
The objective of this Thesis is to analyze and improve MPSoC design space exploration, specifically ...
We experimentally analyze some properties of simulated annealing algorithms (SA) and genetic algorit...
This paper presents architectural modifications to the reconfigurable part of MorphoSys, a reconfigu...
In this paper, we propose a new heuristic for runtime task mapping of application(s) onto reconfigur...
Several embedded application domains for reconfigurable systems tend to combine frequent changes wit...
Dynamic reconfigurable systems can evolve under various conditions due to changes imposed either by ...
. Conventional mapping approaches to Reconfigurable Computing (RC) utilize CAD tools to perform the ...
Abstract—Reconfigurable Computers (RC) can provide signif-icant performance improvement for domain a...
High-performance reconfigurable computing involves acceleration of significant portions of an ap-pli...
Reconfigurable computing offers the promise of performing computations in hardware to increase perfo...
In this paper, a genetic algorithm (GA) for scheduling tasks onto dynamically reconfigurable devices...
Synchronous Dataflow (SDF) is a widely-used model-of-computation for signal processing and multimedi...
Field-programmable gate arrays have made reconfigurable computing a possibility. By placing more res...
This paper presents a Genetic Algorithm (GA) based approach for Hardware/Software partitioning targe...
FPGA-based systems are a significant area of computing, providing a high-performance implementation ...
The objective of this Thesis is to analyze and improve MPSoC design space exploration, specifically ...
We experimentally analyze some properties of simulated annealing algorithms (SA) and genetic algorit...
This paper presents architectural modifications to the reconfigurable part of MorphoSys, a reconfigu...
In this paper, we propose a new heuristic for runtime task mapping of application(s) onto reconfigur...
Several embedded application domains for reconfigurable systems tend to combine frequent changes wit...
Dynamic reconfigurable systems can evolve under various conditions due to changes imposed either by ...
. Conventional mapping approaches to Reconfigurable Computing (RC) utilize CAD tools to perform the ...
Abstract—Reconfigurable Computers (RC) can provide signif-icant performance improvement for domain a...
High-performance reconfigurable computing involves acceleration of significant portions of an ap-pli...
Reconfigurable computing offers the promise of performing computations in hardware to increase perfo...
In this paper, a genetic algorithm (GA) for scheduling tasks onto dynamically reconfigurable devices...
Synchronous Dataflow (SDF) is a widely-used model-of-computation for signal processing and multimedi...
Field-programmable gate arrays have made reconfigurable computing a possibility. By placing more res...
This paper presents a Genetic Algorithm (GA) based approach for Hardware/Software partitioning targe...
FPGA-based systems are a significant area of computing, providing a high-performance implementation ...
The objective of this Thesis is to analyze and improve MPSoC design space exploration, specifically ...
We experimentally analyze some properties of simulated annealing algorithms (SA) and genetic algorit...
This paper presents architectural modifications to the reconfigurable part of MorphoSys, a reconfigu...