Abstract—Contemporary digitally controlled delay elements trade off power overheads and delay quantization error. This paper proposes a new delay element that provides a balanced design that yields low power with low delay quantization error. The proposed element has a quasi linear delay characteristic, with uniform delay differences between adjacent codewords. The element employs and leverages the advantages offered by a 28nm FD-SOI technology, using its back body biasing feature to add an extra dimension to its programmability. To do so, a novel generic delay shift block is proposed, which enables incorporating both fine and coarse delays in a single delay element that can be easily integrated into digital systems, an advantage over hybri...
In this paper, a design methodology for an efficient programmable delay line using reduced hardware ...
Abstract — This paper shows an effective and improved circuit design for 1-bit full adder circuit wi...
A new variation-aware energy-delay optimization method is proposed for device-circuit co-design in n...
Abstract:-Controllable delay elements are essential for shifting the edges of signals in many digita...
This paper describes the SOI implementation of a low-voltage low-power programmable delay locked loo...
Abstract—Variable delay elements are often used to manipulate the rising or falling edges of the clo...
A low-power, area-efficient delay element with a wide tunable delay range is proposed. A novel circu...
Abstract — A delay element insensitive to power supply and temperature variations become important a...
International audienceReducing voltage is a traditional strategy for designing and activating low-po...
A programmable CMOS delay line circuit with microsecond delay range and adjustable duty cycle is pro...
A review on CMOS delay lines with a focus on the most frequently used techniques for high-resolution...
This project work proposes a fully Digital, Analog-to-Digital Converter (FD-ADC) which is designed b...
The time taken for a CMOS logic gate output to change after one or more inputs have changed is calle...
In this paper, general metrics of the energy-delay (E-D) tradeoff in digital VLSI circuits are discu...
The recently proposed nand-based digitally controlled delay-lines (DCDL) present a glitching problem...
In this paper, a design methodology for an efficient programmable delay line using reduced hardware ...
Abstract — This paper shows an effective and improved circuit design for 1-bit full adder circuit wi...
A new variation-aware energy-delay optimization method is proposed for device-circuit co-design in n...
Abstract:-Controllable delay elements are essential for shifting the edges of signals in many digita...
This paper describes the SOI implementation of a low-voltage low-power programmable delay locked loo...
Abstract—Variable delay elements are often used to manipulate the rising or falling edges of the clo...
A low-power, area-efficient delay element with a wide tunable delay range is proposed. A novel circu...
Abstract — A delay element insensitive to power supply and temperature variations become important a...
International audienceReducing voltage is a traditional strategy for designing and activating low-po...
A programmable CMOS delay line circuit with microsecond delay range and adjustable duty cycle is pro...
A review on CMOS delay lines with a focus on the most frequently used techniques for high-resolution...
This project work proposes a fully Digital, Analog-to-Digital Converter (FD-ADC) which is designed b...
The time taken for a CMOS logic gate output to change after one or more inputs have changed is calle...
In this paper, general metrics of the energy-delay (E-D) tradeoff in digital VLSI circuits are discu...
The recently proposed nand-based digitally controlled delay-lines (DCDL) present a glitching problem...
In this paper, a design methodology for an efficient programmable delay line using reduced hardware ...
Abstract — This paper shows an effective and improved circuit design for 1-bit full adder circuit wi...
A new variation-aware energy-delay optimization method is proposed for device-circuit co-design in n...