This paper describes a core-customization process of a CISC processor core for a given application program. It aims at the power reduction in the CISC processor core by fully utilizing the microcode-based control scheme, that is one of the most characterizing features of a CISC processor. The optimization process includes two key techniques, generation of application-specific complex in-structions (ASCI) and low-power-oriented microcode-ROM compilation, which independently operate at the two dif-ferent levels of optimization. As a means of architectural level of optimization, application-specific complex instruc-tions are generated so as to reduce the activities of fetch and decode units, and in the point of physical level of opti-mization,...
Abstract- With the ever-growing use of computers and rapid growth in chip fabrication technology, th...
For many years, improvements to CMOS process technologies fueled rapid growth in processor performan...
Abstract. It is well-known that the main disadvantages associated with recon-figurable hardware are ...
An integrated, hardware / software co-designed CISC processor is proposed and analyzed. The objectiv...
An integrated, hardware / software co-designed CISC processor is proposed and analyzed. The objectiv...
In this paper, we design and implement a fast asynchronous embedded CISC microprocessor, A8051, intr...
Abstract — This paper presents a solution to the problem of reducing the power dissipated by a digit...
A microcontroller can only offer a limited amount of communication interfaces. When designing an ASI...
A microcontroller can only offer a limited amount of communication interfaces. When designing an ASI...
Modern microprocessors have used microcode as a way to implement legacy (rarely used) instructions, ...
High efficiency and low power consumption are among the main topics in embedded systems today. For c...
This project considered various sources of power consumption in general purpose high-performance and...
Several IP cells are available in the market to implement 8051-compliant microcontroller in embedded...
This tutorial responds to the rapidly increasing use of cores in general and of processor cores in p...
We present a methodology for microarchitectural customization of embedded processors by exploiting a...
Abstract- With the ever-growing use of computers and rapid growth in chip fabrication technology, th...
For many years, improvements to CMOS process technologies fueled rapid growth in processor performan...
Abstract. It is well-known that the main disadvantages associated with recon-figurable hardware are ...
An integrated, hardware / software co-designed CISC processor is proposed and analyzed. The objectiv...
An integrated, hardware / software co-designed CISC processor is proposed and analyzed. The objectiv...
In this paper, we design and implement a fast asynchronous embedded CISC microprocessor, A8051, intr...
Abstract — This paper presents a solution to the problem of reducing the power dissipated by a digit...
A microcontroller can only offer a limited amount of communication interfaces. When designing an ASI...
A microcontroller can only offer a limited amount of communication interfaces. When designing an ASI...
Modern microprocessors have used microcode as a way to implement legacy (rarely used) instructions, ...
High efficiency and low power consumption are among the main topics in embedded systems today. For c...
This project considered various sources of power consumption in general purpose high-performance and...
Several IP cells are available in the market to implement 8051-compliant microcontroller in embedded...
This tutorial responds to the rapidly increasing use of cores in general and of processor cores in p...
We present a methodology for microarchitectural customization of embedded processors by exploiting a...
Abstract- With the ever-growing use of computers and rapid growth in chip fabrication technology, th...
For many years, improvements to CMOS process technologies fueled rapid growth in processor performan...
Abstract. It is well-known that the main disadvantages associated with recon-figurable hardware are ...