Abstract- Thermal management is one of the main concerns in three-dimensional integration due to difficulty of dissipating heat through the stack of the integrated circuit. In a 3D stack involving a data-path accelerator, a base processor and memory components, peak temperature reduction is targeted in this paper. A mapping algorithm has been devised in order to distribute operations of data flow graphs evenly over the processing elements of the target accelerator in two steps involving thermal-aware partitioning of input data flow graphs, and thermal-aware mapping of the partitions onto the processing elements. The efficiency of the proposed technique in reducing peak temperature is demonstrated throughout the experiments. I
2013-08-16Three Dimensional Integrated Circuit (3DIC) technology has been introduced to address the ...
In this model a runtime cache data mapping is discussed for 3-D stacked L2 caches to minimize the ov...
Three dimensional (3D) integration technologies have a smaller footprint area of chip compared to th...
IEEE International 3D System Integration Conference (3DIC) : January 31-February 2, 2012 : Osaka, Ja...
Thermal management is one of the main concerns in three‐dimensional integration due to difficulty of...
[[abstract]]DRAM is usually used as main memory for program execution. The thermal behavior of a mem...
Implementing Multi-Processor-Systems-on-Chip (MPSoCs) in 3-Dimensional (3D) ICs has many benefits, b...
The sustained increase in computational performance demanded by next-generation applications drives ...
Many-core systems connected by 3D Networks-on-Chip (NoC) are emerging as a promising computation eng...
Technology scaling has caused the feature sizes to shrink continuously, whereas interconnects, unlik...
Technology scaling has caused the feature sizes to shrink continuously, whereas interconnects, unlik...
Different stacked structures affect greatly the temperature distribution of a 3-D integrated circuit...
on a multi-core processor has many benefits for the embedded system. Compared with a conventional 2D...
Abstract—Three-dimensional (3D) integration has the potential to improve the communication latency a...
The stacking of dies allows a dense integration of electronic systems, which enables new application...
2013-08-16Three Dimensional Integrated Circuit (3DIC) technology has been introduced to address the ...
In this model a runtime cache data mapping is discussed for 3-D stacked L2 caches to minimize the ov...
Three dimensional (3D) integration technologies have a smaller footprint area of chip compared to th...
IEEE International 3D System Integration Conference (3DIC) : January 31-February 2, 2012 : Osaka, Ja...
Thermal management is one of the main concerns in three‐dimensional integration due to difficulty of...
[[abstract]]DRAM is usually used as main memory for program execution. The thermal behavior of a mem...
Implementing Multi-Processor-Systems-on-Chip (MPSoCs) in 3-Dimensional (3D) ICs has many benefits, b...
The sustained increase in computational performance demanded by next-generation applications drives ...
Many-core systems connected by 3D Networks-on-Chip (NoC) are emerging as a promising computation eng...
Technology scaling has caused the feature sizes to shrink continuously, whereas interconnects, unlik...
Technology scaling has caused the feature sizes to shrink continuously, whereas interconnects, unlik...
Different stacked structures affect greatly the temperature distribution of a 3-D integrated circuit...
on a multi-core processor has many benefits for the embedded system. Compared with a conventional 2D...
Abstract—Three-dimensional (3D) integration has the potential to improve the communication latency a...
The stacking of dies allows a dense integration of electronic systems, which enables new application...
2013-08-16Three Dimensional Integrated Circuit (3DIC) technology has been introduced to address the ...
In this model a runtime cache data mapping is discussed for 3-D stacked L2 caches to minimize the ov...
Three dimensional (3D) integration technologies have a smaller footprint area of chip compared to th...