Spain. The first main result of this paper is the development of a low power threshold logic gate based on a capacitive input, charge recycling differential sense amplifier latch. The gate is shown to have very low power dissipation and high operating speed, as well as robustness under process, temperature and supply voltage variations. The second main result is the development of a novel, low depth, carry lookahead addition scheme. One such adder is also designed using the proposed gate
A GaAs latch design suitable for dynamic logic families is presented. This novel concept is compared...
The main result is the development of a low depth, highly compact implementation of parallel counter...
Abstract: Adders are of fundamental importance in a wide variety of digital systems.This paper prese...
Spain. The first main result of this paper is the development of a low power threshold logic gate ba...
© 2001 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstrac...
This paper describes a low power threshold logic-gate based on a capacitive input, charge recycling ...
The main result of this paper is the development of a low depth cany lookahead addition technique ba...
© 2001 Institution of Engineering and TechnologyA new implementation of a threshold gate based on a ...
The main result of this paper is the development of a low depth carry lookahead addition technique b...
Abstract- Sub-threshold is a new paradigm in the digital VLSI design today. In Sub-threshold region,...
Comunicación presentada al "4th World Circuits, Systems, Communications and Computer (CSCC 2000)" ce...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...
This paper proposes a new 16-bit adder which has a wide operating voltage range and higher energy ef...
This paper proposes a new 16-bit adder which has a wide operating voltage range and higher energy ef...
Threshold logic gates are gaining more importance in recent years due to significant development in ...
A GaAs latch design suitable for dynamic logic families is presented. This novel concept is compared...
The main result is the development of a low depth, highly compact implementation of parallel counter...
Abstract: Adders are of fundamental importance in a wide variety of digital systems.This paper prese...
Spain. The first main result of this paper is the development of a low power threshold logic gate ba...
© 2001 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstrac...
This paper describes a low power threshold logic-gate based on a capacitive input, charge recycling ...
The main result of this paper is the development of a low depth cany lookahead addition technique ba...
© 2001 Institution of Engineering and TechnologyA new implementation of a threshold gate based on a ...
The main result of this paper is the development of a low depth carry lookahead addition technique b...
Abstract- Sub-threshold is a new paradigm in the digital VLSI design today. In Sub-threshold region,...
Comunicación presentada al "4th World Circuits, Systems, Communications and Computer (CSCC 2000)" ce...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...
This paper proposes a new 16-bit adder which has a wide operating voltage range and higher energy ef...
This paper proposes a new 16-bit adder which has a wide operating voltage range and higher energy ef...
Threshold logic gates are gaining more importance in recent years due to significant development in ...
A GaAs latch design suitable for dynamic logic families is presented. This novel concept is compared...
The main result is the development of a low depth, highly compact implementation of parallel counter...
Abstract: Adders are of fundamental importance in a wide variety of digital systems.This paper prese...