Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's components, clock distribution network power accounts for a large portion of chip power. In this paper, we propose to deploy sleep transistor insertion (STI) in the clock tree in order to reduce leakage power. We characterize the effect of sleep transistor sharing and sizing on clock tree wakeup time, leakage power, and propagation delay. We use these characteristics during leakage power optimization. We present post synthesis sleep transistor insertion (PSSTI), a heuristic clustering algorithm for sleep transistor insertion with the objective of total power minimization in a given clock tree. Sleep transistor sharing and sizing are deployed in or...
Sleep transistor insertion is a key step in low power design methodologies for nanometer CMOS. In th...
This paper concentrates on the various power reduction techniques for clustered sleep transistors an...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...
Leakage power reduction in nano-CMOS designs has gained tremendous interest both in academia and ind...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our ...
[[abstract]]Power gating is one of the most effective ways to reduce leakage power. In this paper, w...
The use of sleep transistors as power-gating elements to cut-off sub-threshold leakage stand-by curr...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...
With the growing scaling of technology, leakage power dissipation has become a critical issue of VLS...
Clustered sleep transistor insertion is an effective leakage power reduction technique that is well-...
[[abstract]]One of the effective techniques to reduce leakage power is power gating. Previously, a D...
Concurrent clock gating (CG) and power gating (PG) can help to tackle both static and dynamic power ...
Abstract—Power gating is an effective way to reduce leakage power. This technique uses high Vth tran...
Sleep transistor insertion is a key step in low power design methodologies for nanometer CMOS. In th...
This paper concentrates on the various power reduction techniques for clustered sleep transistors an...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...
Leakage power reduction in nano-CMOS designs has gained tremendous interest both in academia and ind...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our ...
[[abstract]]Power gating is one of the most effective ways to reduce leakage power. In this paper, w...
The use of sleep transistors as power-gating elements to cut-off sub-threshold leakage stand-by curr...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...
With the growing scaling of technology, leakage power dissipation has become a critical issue of VLS...
Clustered sleep transistor insertion is an effective leakage power reduction technique that is well-...
[[abstract]]One of the effective techniques to reduce leakage power is power gating. Previously, a D...
Concurrent clock gating (CG) and power gating (PG) can help to tackle both static and dynamic power ...
Abstract—Power gating is an effective way to reduce leakage power. This technique uses high Vth tran...
Sleep transistor insertion is a key step in low power design methodologies for nanometer CMOS. In th...
This paper concentrates on the various power reduction techniques for clustered sleep transistors an...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...