SRAM based cache becomes a more critical source of power dissipation, particularly for large last level cache where leakage power is dominant. The emerging non-volatile spin transfer torque RAM (STT-RAM) is a candidate to substitute SRAM due to its low leakage power and high thermal stability. However, considerable high energy and long latency of write operations in STT-RAMs are barriers to their commercial adoption. To address this problem, we propose a hybrid non-uniform cache architecture (NUCA) by combining SRAMs and STT-RAMs with different operating voltage/pulse width settings. Operating at low voltage increases the probability of failure. To alleviate this, we propose a technique that reduces STT-RAM write access energy by lowering v...
While emerging non-volatile memories are a promising low power design solution for modernarchitectur...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from ...
Modern architectures adopt large on-chip cache memory hierarchies with more than two levels. While t...
textOne of the major limiters to computer systems and systems on chip (SOC) designs is accessing the...
Increasing demand for implementing highly-miniaturized battery-powered ultra-low-cost systems (e.g.,...
Emerging Non-Volatile Memories (NVM) such as Spin-Torque Transfer RAM (STT-RAM) and Resistive RAM (R...
Energy efficiency has become one of the primary considerations in the designs of cyber-physical syst...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from e...
This paper presents a novel cache architecture using 7T/14T hybrid SRAM, which can dynamically impro...
Power consumption is becoming one of the most important constraints in the VLSI field in nano-meter ...
© 2014 ACM. Geometry scaling of semiconductor devices enables the design of ultra-low-cost (e.g., be...
International audienceMemories are currently a real bottleneck to design high speed and energy-effic...
Preferred especially for a Last Level Cache (LLC) due to its high retention and tolerance capabiliti...
Spin-Transfer Torque Random Access Memory (STT-RAM) has been proved a promising emerging nonvolatile...
The increasing sub-threshold leakage current levels with newer technology nodes has been identi-fied...
While emerging non-volatile memories are a promising low power design solution for modernarchitectur...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from ...
Modern architectures adopt large on-chip cache memory hierarchies with more than two levels. While t...
textOne of the major limiters to computer systems and systems on chip (SOC) designs is accessing the...
Increasing demand for implementing highly-miniaturized battery-powered ultra-low-cost systems (e.g.,...
Emerging Non-Volatile Memories (NVM) such as Spin-Torque Transfer RAM (STT-RAM) and Resistive RAM (R...
Energy efficiency has become one of the primary considerations in the designs of cyber-physical syst...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from e...
This paper presents a novel cache architecture using 7T/14T hybrid SRAM, which can dynamically impro...
Power consumption is becoming one of the most important constraints in the VLSI field in nano-meter ...
© 2014 ACM. Geometry scaling of semiconductor devices enables the design of ultra-low-cost (e.g., be...
International audienceMemories are currently a real bottleneck to design high speed and energy-effic...
Preferred especially for a Last Level Cache (LLC) due to its high retention and tolerance capabiliti...
Spin-Transfer Torque Random Access Memory (STT-RAM) has been proved a promising emerging nonvolatile...
The increasing sub-threshold leakage current levels with newer technology nodes has been identi-fied...
While emerging non-volatile memories are a promising low power design solution for modernarchitectur...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from ...
Modern architectures adopt large on-chip cache memory hierarchies with more than two levels. While t...