Clock power contributes a significant portion of chip power in modern IC design. Applying multi-bit flip-flops can effectively reduce clock power. State-of-the-art work performs multi-bit flip-flop clustering at the post-placement stage. However, the solution quality may be limited because the combinational gates are immovable during the clustering process. To overcome the deficiency, in this paper, we propose multi-bit flip-flop bonding at placement. Inspired by ionic bonding in Chemistry, we direct flip-flops to merging friendly locations thus facilitating flip-flop merging. Experimental results show that our algorithm, called FF-Bond, can save 27 % clock power on average. Compared with state-of-the-art post-placement multi-bit flip-flop ...
2010 International Conference on Embedded Systems and Intelligent Technology (ICESIT 2010) : Feb 5, ...
Abstract — Clock gating is a predominant technique used for power saving. It is observed that the co...
Clock-gating and power-gating are the most widely used solutions for reducing dynamic and static pow...
Merging 1-bit flip-flops into multi-bit flip-flops in the post-placement stage is one of the most ef...
The main constraint in any VLSI chip design are reducing power consumption and area and increasing s...
Circuit clustering is usually done through discrete optimizations, with the purpose of circuit size ...
Data-driven clock gated (DDCG) and multi bit flip-flops (MBFFs) are two low-power design techniques ...
Abstract – In modern VLSI designs, power consumed by clocking has taken a major part of the whole de...
Optimization of power is always one of the most important design objectives in the modern ICs. In th...
The clock network of a circuit is a main contributor to the power consumption of any ASIC design. A ...
As technology advances, a system on chip (SOC) design can contain more and more components that lead...
Abstract- The consumption of power has become an important issue in modern VLSI design. Power consum...
Abstract — Flip-Flops are the major storage element and most power consumption component in a sequen...
Circuit clustering is usually done through discrete optimizations to enable circuit size reduction o...
Abstract — Power reduction has become a vital design goal for sophisticated design applications for ...
2010 International Conference on Embedded Systems and Intelligent Technology (ICESIT 2010) : Feb 5, ...
Abstract — Clock gating is a predominant technique used for power saving. It is observed that the co...
Clock-gating and power-gating are the most widely used solutions for reducing dynamic and static pow...
Merging 1-bit flip-flops into multi-bit flip-flops in the post-placement stage is one of the most ef...
The main constraint in any VLSI chip design are reducing power consumption and area and increasing s...
Circuit clustering is usually done through discrete optimizations, with the purpose of circuit size ...
Data-driven clock gated (DDCG) and multi bit flip-flops (MBFFs) are two low-power design techniques ...
Abstract – In modern VLSI designs, power consumed by clocking has taken a major part of the whole de...
Optimization of power is always one of the most important design objectives in the modern ICs. In th...
The clock network of a circuit is a main contributor to the power consumption of any ASIC design. A ...
As technology advances, a system on chip (SOC) design can contain more and more components that lead...
Abstract- The consumption of power has become an important issue in modern VLSI design. Power consum...
Abstract — Flip-Flops are the major storage element and most power consumption component in a sequen...
Circuit clustering is usually done through discrete optimizations to enable circuit size reduction o...
Abstract — Power reduction has become a vital design goal for sophisticated design applications for ...
2010 International Conference on Embedded Systems and Intelligent Technology (ICESIT 2010) : Feb 5, ...
Abstract — Clock gating is a predominant technique used for power saving. It is observed that the co...
Clock-gating and power-gating are the most widely used solutions for reducing dynamic and static pow...