Abstract—Recent studies of DRAM failures in data centers and supercomputer environments have highlighted non-uniform failure modes in DRAM chips. Failures fall into different classes depending on the source of the failure (e.g., an I/O pin, rank, bank, row, column, or bit). These failures will be common in future memory technologies. To mitigate them, memory systems employ complex error correcting codes and fault repair mechanisms. One way to evaluate the relative potency of these mechanisms is with analytical models, which are time-consuming to derive. Therefore, we propose FaultSim, a configurable memory-reliability simulation tool for 2D and 3D-stacked memories. FaultSim uses Monte Carlo methods, real-world failure statistics and novel a...
[[abstract]]In this paper, we present a memory fault simulator called the Random Access Memory Simul...
Dynamic random access memories (DRAMs) are the most widely used type of memory in the market today, ...
Abstract: Memory testing in general, and DRAM testing in particular, has become greatly dependent on...
Aggressive process scaling and increasing demands of performance/cost efficiency have exacerbated th...
Chipkill correct is an advanced type of error correction used in memory subsystems. Existing analyti...
[[abstract]]In this paper, we present a memory fault simulator called the Random Access Memory Simul...
[[abstract]]In this paper, we present a memory fault simulator called the Random Access Memory Simul...
Abstract: Fabrication process improvements and technology scaling results in modifications in the ch...
[[abstract]]© 2002 Institute of Electrical and Electronics Engineers - The size and density of semic...
Abstract—Stacked memory modules are likely to be tightly integrated with the processor. It is vital ...
Several recent publications have shown that hardware faults in the memory subsystem are commonplace....
Abstract: DRAM testing has always been theoretically considered as a subset of general memory testin...
Abstract: With the increasing complexity of memory behavior, attempts are being made to come up with...
Memory reliability has been a major design constraint for mission-critical and large-scale systems f...
With the growing importance of parametric (process and environmental) variations in advanced technol...
[[abstract]]In this paper, we present a memory fault simulator called the Random Access Memory Simul...
Dynamic random access memories (DRAMs) are the most widely used type of memory in the market today, ...
Abstract: Memory testing in general, and DRAM testing in particular, has become greatly dependent on...
Aggressive process scaling and increasing demands of performance/cost efficiency have exacerbated th...
Chipkill correct is an advanced type of error correction used in memory subsystems. Existing analyti...
[[abstract]]In this paper, we present a memory fault simulator called the Random Access Memory Simul...
[[abstract]]In this paper, we present a memory fault simulator called the Random Access Memory Simul...
Abstract: Fabrication process improvements and technology scaling results in modifications in the ch...
[[abstract]]© 2002 Institute of Electrical and Electronics Engineers - The size and density of semic...
Abstract—Stacked memory modules are likely to be tightly integrated with the processor. It is vital ...
Several recent publications have shown that hardware faults in the memory subsystem are commonplace....
Abstract: DRAM testing has always been theoretically considered as a subset of general memory testin...
Abstract: With the increasing complexity of memory behavior, attempts are being made to come up with...
Memory reliability has been a major design constraint for mission-critical and large-scale systems f...
With the growing importance of parametric (process and environmental) variations in advanced technol...
[[abstract]]In this paper, we present a memory fault simulator called the Random Access Memory Simul...
Dynamic random access memories (DRAMs) are the most widely used type of memory in the market today, ...
Abstract: Memory testing in general, and DRAM testing in particular, has become greatly dependent on...