This paper presents the design exploration of CMOS 64-bit adders designed using threshold logic gates based on systematic transistor level delay estimation using Log-ical Effort (LE). The adders are hybrid designs consist-ing of domino and the recently proposed Charge Recycling Threshold Logic (CRTL). The delay evaluation is based LE modeling of the delay of the domino and CRTL gates. From the initial estimations, we select the 8-bit sparse carry look-ahead/carry-select scheme. Simulations indicate a delay of less than 5 FO4, which is 1.1 FO4 or 17 % faster than the nearest domino design.
Abstract- Speed and power is the major constraint in modern digital design. We have to design the hi...
This paper proposes a new 16-bit adder which has a wide operating voltage range and higher energy ef...
FA is basic cell for arithmetic operation and lots of efforts have put to minimize power consumption...
© 2004 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstrac...
Copyright © 2004 IEEEThis paper presents the design exploration of CMOS 64-bit adders designed using...
Abstract. The main result is the development, and delay comparison based on Logical Effort, of a num...
The original publication is available at www.springerlink.comThe main result is the development, and...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...
The original publication is available at www.springerlink.comA high speed 64-bit dynamic adder, the ...
Comunicación presentada al "4th World Circuits, Systems, Communications and Computer (CSCC 2000)" ce...
In this paper, a new logiedesign style called Pseudo Dynamic Logic (SDL) is introduced. In this logi...
With the latter part of the last century in mind, it is not hard to imagine that in the foreseeable ...
In this paper, a CMOS logic delay optimization algorithm was used to find the optimal number of pass...
Adders are the critical parts of processor circuits. The performance of processors increases by impr...
In this paper a modified Constant Delay Logic is been proposed to provide improved performance. Cont...
Abstract- Speed and power is the major constraint in modern digital design. We have to design the hi...
This paper proposes a new 16-bit adder which has a wide operating voltage range and higher energy ef...
FA is basic cell for arithmetic operation and lots of efforts have put to minimize power consumption...
© 2004 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstrac...
Copyright © 2004 IEEEThis paper presents the design exploration of CMOS 64-bit adders designed using...
Abstract. The main result is the development, and delay comparison based on Logical Effort, of a num...
The original publication is available at www.springerlink.comThe main result is the development, and...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...
The original publication is available at www.springerlink.comA high speed 64-bit dynamic adder, the ...
Comunicación presentada al "4th World Circuits, Systems, Communications and Computer (CSCC 2000)" ce...
In this paper, a new logiedesign style called Pseudo Dynamic Logic (SDL) is introduced. In this logi...
With the latter part of the last century in mind, it is not hard to imagine that in the foreseeable ...
In this paper, a CMOS logic delay optimization algorithm was used to find the optimal number of pass...
Adders are the critical parts of processor circuits. The performance of processors increases by impr...
In this paper a modified Constant Delay Logic is been proposed to provide improved performance. Cont...
Abstract- Speed and power is the major constraint in modern digital design. We have to design the hi...
This paper proposes a new 16-bit adder which has a wide operating voltage range and higher energy ef...
FA is basic cell for arithmetic operation and lots of efforts have put to minimize power consumption...