An open loop digital frequency multiplier is described which has a multiplied output synchronized to low frequency clock pulse. The system includes a multistage digital counter which provides a pulse output as a function of an integer divisor. The integer divisor and the timing or counting cycle of the counter are interrelated to the frequency of a clock input. The counting cycle is controlled by a one shot multivibrator which, in turn, is driven by a reference frequency input
A synchronous clock stopper circuit for inhibiting clock pulses to a microprocessor in response to a...
This thesis describes a ring-based injection locked clock multiplier (ILCM) designed with the goal o...
Generation of a low-jitter, high-frequency clock from a low-frequency reference clock using classica...
Oscillator circuit converts digital data from the format of binary information at several input term...
A frequency control system makes an initial correction of the frequency of its own timing circuit af...
A low-power and high-speed frequency multiplier for a DPLL-based clock generator is proposed to prod...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
A measurement system is described for providing an indication of a varying physical quantity represe...
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is pro...
Noninterruptable digital counter circuit design with display device for pulse frequency modulatio
This paper describes a digital frequency multiplier for a pulse rate. The multiplier is based on the...
PLLs for clock generation are essential for modern circuits, to generate specialized frequencies for...
To compute the heartbeat rate from the waveform output of an electrocardiogram, a digital cardiomete...
Multipurpose analog pulse height computer performs real-time arithmetic operations on relatively fas...
Abstract—This work presents a clock generator with cascaded dynamic frequency counting (DFC) loops f...
A synchronous clock stopper circuit for inhibiting clock pulses to a microprocessor in response to a...
This thesis describes a ring-based injection locked clock multiplier (ILCM) designed with the goal o...
Generation of a low-jitter, high-frequency clock from a low-frequency reference clock using classica...
Oscillator circuit converts digital data from the format of binary information at several input term...
A frequency control system makes an initial correction of the frequency of its own timing circuit af...
A low-power and high-speed frequency multiplier for a DPLL-based clock generator is proposed to prod...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
A measurement system is described for providing an indication of a varying physical quantity represe...
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is pro...
Noninterruptable digital counter circuit design with display device for pulse frequency modulatio
This paper describes a digital frequency multiplier for a pulse rate. The multiplier is based on the...
PLLs for clock generation are essential for modern circuits, to generate specialized frequencies for...
To compute the heartbeat rate from the waveform output of an electrocardiogram, a digital cardiomete...
Multipurpose analog pulse height computer performs real-time arithmetic operations on relatively fas...
Abstract—This work presents a clock generator with cascaded dynamic frequency counting (DFC) loops f...
A synchronous clock stopper circuit for inhibiting clock pulses to a microprocessor in response to a...
This thesis describes a ring-based injection locked clock multiplier (ILCM) designed with the goal o...
Generation of a low-jitter, high-frequency clock from a low-frequency reference clock using classica...