A novel synthesis method for self-timed realization of arbitrary combinational logic functions is presented in this paper. The cost of self-timed implementation of a large number of conventional combinatorial benchmarks is provided. A new self-timed system configuration is also proposed in support of the synthesis heuristic that generally favors weakly indicating realizations of combinational logic. The proposed two-level synthesis technique forms a good starting point for the multi-level synthesis of weak-indication circuits and certain preliminary insights in this regard are highlighted
ARTICLE IN PRESS Self-timed logic design methods are developed using Threshold Combinational Reducti...
Journal ArticleThe problem of testing self-timed circuits generated by an automatic synthesis system...
Self-timed systems divide nicely into two kinds of components: communication links that transport an...
Self-timed circuits present an attractive solution to the problem of process variation. However, imp...
Objective of this paper is to present historiography of logic switching circuits. The research mainl...
This paper describes a technique for specifying, analyzing and implementing a series of computation...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
The work is concerned with the self-synchronization circuits. The aim is to develop the synthesis me...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
The objective of the project was to explore the various differential logic families in the literatur...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Considerable efforts are being done in developing synthesis systems for hybrid asynchronous circuits...
This paper presents a solution to the problem of sequential multi-level logic synthesis of asynchron...
Self-timed circuits can be modeled in a link-joint style using a formally defined hardware descripti...
This paper presents a new method to synthesize timed asyn-chronous circuits directly from the specif...
ARTICLE IN PRESS Self-timed logic design methods are developed using Threshold Combinational Reducti...
Journal ArticleThe problem of testing self-timed circuits generated by an automatic synthesis system...
Self-timed systems divide nicely into two kinds of components: communication links that transport an...
Self-timed circuits present an attractive solution to the problem of process variation. However, imp...
Objective of this paper is to present historiography of logic switching circuits. The research mainl...
This paper describes a technique for specifying, analyzing and implementing a series of computation...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
The work is concerned with the self-synchronization circuits. The aim is to develop the synthesis me...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
The objective of the project was to explore the various differential logic families in the literatur...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Considerable efforts are being done in developing synthesis systems for hybrid asynchronous circuits...
This paper presents a solution to the problem of sequential multi-level logic synthesis of asynchron...
Self-timed circuits can be modeled in a link-joint style using a formally defined hardware descripti...
This paper presents a new method to synthesize timed asyn-chronous circuits directly from the specif...
ARTICLE IN PRESS Self-timed logic design methods are developed using Threshold Combinational Reducti...
Journal ArticleThe problem of testing self-timed circuits generated by an automatic synthesis system...
Self-timed systems divide nicely into two kinds of components: communication links that transport an...