We present a robust datapath allocation method that is flexible enough to handle constraints imposed by a variety of target architectures. Key features of this method are its ability to handle accurate modeling of datapath units and the simultaneous optimization of direct objective functions. The proposed method consists of a new binding model construction scheme and an optimization technique based on simulated annealing. To illustrate the flexibility of this method, two datapath allocation procedures have been developed for two problem environments: (1) a procedure that incorporates interconnection area and delay estimates, where floor-planning is tightly integrated into datapath allocation; and (2) a procedure that handles registers, regi...
Large circuits, whether they are arithmetic, digital signal processing, switching, or processors, ty...
This paper presents a model and a method for the allocation during the high level datapath synthesis...
As the feature size of transistors becomes smaller, delay variations become a serious problem in VLS...
From high level synthesis point of view, target design can be divided into two parts: controller and...
Datapath optimisation has a great impact on the efficiency of computationally intensive embedded des...
Abstract-The most creative step in synthesizing data paths executing software descriptions is the ha...
High level synthesis means going from an functional specification of a digits-system at the algorith...
* Existing approaches to data path allocation in highlevel synthesis use a binding model in which va...
[[abstract]]The authors propose two heuristic procedures for the allocation problem in a data-path-s...
Abstract—A shared bus is a suitable structure for minimizing the interconnections costs in system sy...
Traditional High-Level Synthesis (HLS) techniques do not allow reuse of complex, realistic datapath ...
AbstractIn this paper, we present some new results on the complexity of allocation and binding probl...
Abstract — A datapath synthesis system (DPSS) for the reconfigurable datapath architecture (rDPA) is...
Abstract- In this paper, we present a new scheduling algorithms that generates area-efficient regist...
As the technology advances, millions of transistors can be integrated on a small chip area. The proc...
Large circuits, whether they are arithmetic, digital signal processing, switching, or processors, ty...
This paper presents a model and a method for the allocation during the high level datapath synthesis...
As the feature size of transistors becomes smaller, delay variations become a serious problem in VLS...
From high level synthesis point of view, target design can be divided into two parts: controller and...
Datapath optimisation has a great impact on the efficiency of computationally intensive embedded des...
Abstract-The most creative step in synthesizing data paths executing software descriptions is the ha...
High level synthesis means going from an functional specification of a digits-system at the algorith...
* Existing approaches to data path allocation in highlevel synthesis use a binding model in which va...
[[abstract]]The authors propose two heuristic procedures for the allocation problem in a data-path-s...
Abstract—A shared bus is a suitable structure for minimizing the interconnections costs in system sy...
Traditional High-Level Synthesis (HLS) techniques do not allow reuse of complex, realistic datapath ...
AbstractIn this paper, we present some new results on the complexity of allocation and binding probl...
Abstract — A datapath synthesis system (DPSS) for the reconfigurable datapath architecture (rDPA) is...
Abstract- In this paper, we present a new scheduling algorithms that generates area-efficient regist...
As the technology advances, millions of transistors can be integrated on a small chip area. The proc...
Large circuits, whether they are arithmetic, digital signal processing, switching, or processors, ty...
This paper presents a model and a method for the allocation during the high level datapath synthesis...
As the feature size of transistors becomes smaller, delay variations become a serious problem in VLS...