Abstract—Faster-than-at-speed testing provides an effective way for detecting and debugging small delay defects in modern fabricated chips. However, the use of external automatic test equipment for faster-than-at-speed delay testing could be costly. In this paper, we present an on-chip clock generation scheme which facilitates faster-than-at-speed delay testing for both launch on capture and launch on shift test frameworks. The required test clock frequency with a high resolution can be obtained by specifying the information in the test patterns, which is then shifted into the delay control stages to configure the launch and capture clock generation circuit (LCCG) embedded on-chip. Similarly, the control information for selecting various te...
Efficient test and debug techniques are indispensable for per-formance characterization of large com...
VTS : 2012 IEEE 30th VLSI Test Symposium , 23-25 Apr. 2012 , Maui, HI, USAExcessive capture power in...
This paper discusses the aspects and associated requirements of design and implementation of at-spee...
Abstract—A novel integrated approach for delay-fault testing in external (automatic-test-equipment-b...
The economic testing of high-speed digital ICs is becoming increasingly problematic. Even advanced, ...
As manufacturing technology scales down to 65nm and below, fabricated chips are becoming increasingl...
[[abstract]]Small delay defects, when escaping from traditional delay testing, could cause a device ...
[[abstract]]Rapid advances in semiconductor technology have made timing-related defects increasingly...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
Faster-than-at-speed test have been proposed to detect small delay defects. While these techniques i...
UnrestrictedLatch-based circuits are used in full custom designed high-speed chips, especially to im...
Faults, caused by timing-related defects in very large scale integrated circuits, are important to d...
Delay testing has become increasingly essential as chip geometries shrink [1,2,3]. Low overhead or c...
To test timing-related faults between synchronous clocks, an at-speed test clock and an automatic te...
To test timing-related faults between synchronous clocks, an at-speed test clock and an automatic te...
Efficient test and debug techniques are indispensable for per-formance characterization of large com...
VTS : 2012 IEEE 30th VLSI Test Symposium , 23-25 Apr. 2012 , Maui, HI, USAExcessive capture power in...
This paper discusses the aspects and associated requirements of design and implementation of at-spee...
Abstract—A novel integrated approach for delay-fault testing in external (automatic-test-equipment-b...
The economic testing of high-speed digital ICs is becoming increasingly problematic. Even advanced, ...
As manufacturing technology scales down to 65nm and below, fabricated chips are becoming increasingl...
[[abstract]]Small delay defects, when escaping from traditional delay testing, could cause a device ...
[[abstract]]Rapid advances in semiconductor technology have made timing-related defects increasingly...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
Faster-than-at-speed test have been proposed to detect small delay defects. While these techniques i...
UnrestrictedLatch-based circuits are used in full custom designed high-speed chips, especially to im...
Faults, caused by timing-related defects in very large scale integrated circuits, are important to d...
Delay testing has become increasingly essential as chip geometries shrink [1,2,3]. Low overhead or c...
To test timing-related faults between synchronous clocks, an at-speed test clock and an automatic te...
To test timing-related faults between synchronous clocks, an at-speed test clock and an automatic te...
Efficient test and debug techniques are indispensable for per-formance characterization of large com...
VTS : 2012 IEEE 30th VLSI Test Symposium , 23-25 Apr. 2012 , Maui, HI, USAExcessive capture power in...
This paper discusses the aspects and associated requirements of design and implementation of at-spee...