We present a decoupled architecture of processors with a memory hierarchy of only scratch–pad memories, and a main memory. The decoupled architecture also exploits the parallelism between address computation and processing the application data. The application code is split in two programs the first for computing the addresses of the data in the memory hierarchy and the second for processing the application data. The first program is executed by one of the decoupled processors called Access which uses compiler methods for placing data in the memory hierarchy. In parallel, the second program is executed by the other processor called Execute. The synchronization of the memory hierarchy and the Execute processor is achieved through simple hand...
This is a presentation of initial ideas on techniques that can be used in order to achieve a predict...
The increasing hardware complexity of dynamically scheduled superscalar processors may compromise th...
DS is a new microarchitecture that combines decoupled (DAE) and superscalar techniques to exploit in...
Decoupled computer architectures provide high scalar performance by exploiting the fine--grained par...
An architecture for high-performance scalar computation is proposed and discussed. The main feature ...
It is my great pleasure to serve as guest editor for this special issue of TCCA Newsletter, which is...
This work presents and evaluates a novel processor microarchitecture which combines two paradigms: a...
This paper discusses an approach to reducing memory latency in future systems. It focuses on systems...
Decoupled architectures have not traditionally been used in the context of general purpose computing...
Decoupling is an architectural organization that may tolerate long memory latencies by executing mem...
Decoupled computer architectures partition the memory access and execute functions in a computer pro...
The purpose of this paper is to show that using decoupling techniques in a vector processor, the per...
124 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1982.When conventional von Neumann...
The work presents a new principle for microprocessor design based on a pairwise balanced combinatori...
Summarization: Mapping computational intensive applications on reconfigurable technology for acceler...
This is a presentation of initial ideas on techniques that can be used in order to achieve a predict...
The increasing hardware complexity of dynamically scheduled superscalar processors may compromise th...
DS is a new microarchitecture that combines decoupled (DAE) and superscalar techniques to exploit in...
Decoupled computer architectures provide high scalar performance by exploiting the fine--grained par...
An architecture for high-performance scalar computation is proposed and discussed. The main feature ...
It is my great pleasure to serve as guest editor for this special issue of TCCA Newsletter, which is...
This work presents and evaluates a novel processor microarchitecture which combines two paradigms: a...
This paper discusses an approach to reducing memory latency in future systems. It focuses on systems...
Decoupled architectures have not traditionally been used in the context of general purpose computing...
Decoupling is an architectural organization that may tolerate long memory latencies by executing mem...
Decoupled computer architectures partition the memory access and execute functions in a computer pro...
The purpose of this paper is to show that using decoupling techniques in a vector processor, the per...
124 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1982.When conventional von Neumann...
The work presents a new principle for microprocessor design based on a pairwise balanced combinatori...
Summarization: Mapping computational intensive applications on reconfigurable technology for acceler...
This is a presentation of initial ideas on techniques that can be used in order to achieve a predict...
The increasing hardware complexity of dynamically scheduled superscalar processors may compromise th...
DS is a new microarchitecture that combines decoupled (DAE) and superscalar techniques to exploit in...