Abstract—The huge SDRAM bandwidth requirement is an architectural bottleneck of video decoders. Besides the large amounts of data transmission cycles, many extra overhead (up to over 50%) are incurred by the ACTIVE or PRECHARGE (A\P) operations in conventional SDRAM controllers. In this paper, we propose an optimized SDRAM controller, which can improve the bandwidth efficiency by eliminating most of the extra overhead. An access management scheme that enables consecutive data transmission is employed to reduce the need of A\P operations. In addition, a scheduler is designed to hide the latency for A\P operations. Experimental result shows that the SDRAM controller is able to meet the bandwidth requirement of real-time decoding 1080P H.264 v...
H.264/AVC is a new international video coding standard that provides higher coding efficiency with r...
International audienceReal-time H.264/AVC high definition video encoding represents a challenging wo...
[[abstract]]In an ultra high resolution H.264/AVC decoder, accessing reference frame data stored in ...
The architecture of the present video processing units in consumer systems is usually based on vario...
This paper presents a concept for an SDRAM controller targeting video processing platforms with dyna...
For cost reasons, the usage of SDRAM is preferred in HDTV SoC. However, accessing SDRAM is a complex...
The application of the synchronous dynamic random access memory (SDRAM) has gone beyond the scope of...
allow system-on-a-chip (SoC) design to integrate heterogeneous control and computing functions into ...
To meet rigorous high sustained bandwidth demand and exploit the data level access parallelism, a ne...
In this paper, we present a H.264 video decoder design for baseline profile application, with a spec...
Memory requirements of intellectual property components (IP) in contemporary multi-processor systems...
In this paper, we present a H.264 video decoder design for baseline profile application, with a spec...
intended for video transmission in all areas where bandwidth or storage capacity is limited (e.g. vi...
Abstract—H.264/AVC is the latest video coding standard. It signifi-cantly outperforms the previous v...
The need for real-time video compression systems requires a particular design methodology to achieve...
H.264/AVC is a new international video coding standard that provides higher coding efficiency with r...
International audienceReal-time H.264/AVC high definition video encoding represents a challenging wo...
[[abstract]]In an ultra high resolution H.264/AVC decoder, accessing reference frame data stored in ...
The architecture of the present video processing units in consumer systems is usually based on vario...
This paper presents a concept for an SDRAM controller targeting video processing platforms with dyna...
For cost reasons, the usage of SDRAM is preferred in HDTV SoC. However, accessing SDRAM is a complex...
The application of the synchronous dynamic random access memory (SDRAM) has gone beyond the scope of...
allow system-on-a-chip (SoC) design to integrate heterogeneous control and computing functions into ...
To meet rigorous high sustained bandwidth demand and exploit the data level access parallelism, a ne...
In this paper, we present a H.264 video decoder design for baseline profile application, with a spec...
Memory requirements of intellectual property components (IP) in contemporary multi-processor systems...
In this paper, we present a H.264 video decoder design for baseline profile application, with a spec...
intended for video transmission in all areas where bandwidth or storage capacity is limited (e.g. vi...
Abstract—H.264/AVC is the latest video coding standard. It signifi-cantly outperforms the previous v...
The need for real-time video compression systems requires a particular design methodology to achieve...
H.264/AVC is a new international video coding standard that provides higher coding efficiency with r...
International audienceReal-time H.264/AVC high definition video encoding represents a challenging wo...
[[abstract]]In an ultra high resolution H.264/AVC decoder, accessing reference frame data stored in ...