SRAMs occupy a large amount of area in modern system on chip circuits. With the growing trend of device scaling in deep sub-micron technologies, the 6T SRAM write operation is more vulnerable than the read operation from a failure standpoint. In order to make the SRAMs operate correctly, we must design them with some guard band above the minimum operating voltage (VMIN) by designing for the worst case. In this paper, we investigate a reverse write assist circuit scheme that enables the tracking of SRAM write VMIN by using canary SRAM bitcells to track dynamic voltage, temperature fluctuations and aging effects. This circuit ultimately allows us to lower the write VMIN below the worst case corner (SF_85C) VMIN, which saves a minimum of 30.7 ...
The explosive growth of battery operated devices has made low-power design a priority in recent year...
This paper presents a 9T multi-threshold (MTCMOS) SRAM macro with equalized bitline leakage and a co...
The thesis presents a data-dependent write assist (DDWS) dynamic SRAM cell to reduce the power consu...
textThis report discusses the design of read/write assist circuits which are used in a SRAM cell’s d...
textThis report discusses the design of read/write assist circuits which are used in a SRAM cell’s d...
Abstract — scaling is an efficient technique to reduce SRAM leakage power during standby mode. The d...
The need for ultra low power circuits has forced circuit designers to scale voltage supplies into th...
International audienceLowering the supply voltage of Static Random-Access Memories (SRAM) is key to ...
International audienceLowering the supply voltage of Static Random-Access Memories (SRAM) is key to ...
International audienceLowering the supply voltage of Static Random-Access Memories (SRAM) is key to ...
Abstract: The need for ultra low power circuits has forced circuit designers to scale voltage suppli...
The sub-threshold or near-threshold operation has been an attractive option for digital integrated c...
The sub-threshold or near-threshold operation has been an attractive option for digital integrated c...
Abstract- Canary bitcells act as online monitors in a feedback architecture to sense the proximity t...
As CMOS process technology advances into deep sub-micron era, static leakage power becomes an import...
The explosive growth of battery operated devices has made low-power design a priority in recent year...
This paper presents a 9T multi-threshold (MTCMOS) SRAM macro with equalized bitline leakage and a co...
The thesis presents a data-dependent write assist (DDWS) dynamic SRAM cell to reduce the power consu...
textThis report discusses the design of read/write assist circuits which are used in a SRAM cell’s d...
textThis report discusses the design of read/write assist circuits which are used in a SRAM cell’s d...
Abstract — scaling is an efficient technique to reduce SRAM leakage power during standby mode. The d...
The need for ultra low power circuits has forced circuit designers to scale voltage supplies into th...
International audienceLowering the supply voltage of Static Random-Access Memories (SRAM) is key to ...
International audienceLowering the supply voltage of Static Random-Access Memories (SRAM) is key to ...
International audienceLowering the supply voltage of Static Random-Access Memories (SRAM) is key to ...
Abstract: The need for ultra low power circuits has forced circuit designers to scale voltage suppli...
The sub-threshold or near-threshold operation has been an attractive option for digital integrated c...
The sub-threshold or near-threshold operation has been an attractive option for digital integrated c...
Abstract- Canary bitcells act as online monitors in a feedback architecture to sense the proximity t...
As CMOS process technology advances into deep sub-micron era, static leakage power becomes an import...
The explosive growth of battery operated devices has made low-power design a priority in recent year...
This paper presents a 9T multi-threshold (MTCMOS) SRAM macro with equalized bitline leakage and a co...
The thesis presents a data-dependent write assist (DDWS) dynamic SRAM cell to reduce the power consu...