Subthreshold circuit design, while energy efficient, has the drawback of performance degradation. To retain the excellent energy efficiency while reducing performance loss, we propose to investigate near sub-threshold techniques on chip multiprocessors (CMP). We show that logic and memory cells have different optimal supply and threshold voltages, therefore we propose to allow the cores and memory to operate in different voltage regions. With the memory operating at a different voltage, we then explore the design space in which several slower cores clustered together share a faster L1 cache. We show that an architecture such as this is optimal for energy efficiency. In particular, SPLASH2 benchmarks show a 53 % energy reduction over the con...
Over the past four decades, the number of transistors on a chip has increased exponentially in acco...
High performance and extreme energy efficiency are strong requirements for a fast-growing number of ...
This dissertation aims at improving the off-chip bandwidth utilization and energy efficiency in chip...
Subthreshold circuit design has become a popular approach for building energy efficient digital circ...
Power consumption is becoming worse with every technology generation. While there has been much rese...
Battery life is an important concern for modern embedded processors. Supply voltage scaling techniqu...
Increased transistor integration will soon allow us to build processor chips with over 1,000 cores. ...
Energy efficiency has been a first order constraint in the design of micro processors for the last d...
Power density has become the limiting factor in technology scaling as power budget restricts the amo...
Abstract—Power density has become the limiting factor in technology scaling as power budget restrict...
As process technology shrinks, the transistor count on CPUs has increased. The breakdown of Dennard ...
Reducing the energy consumption in low cost, performance-constrained microcontroller units (MCU’s) c...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from e...
While Chip Multiprocessors (CMP) with Speculative Multithreading (SM) support have been gaining mome...
Sensor processors and their applications are a growing area of focus in computer system research and...
Over the past four decades, the number of transistors on a chip has increased exponentially in acco...
High performance and extreme energy efficiency are strong requirements for a fast-growing number of ...
This dissertation aims at improving the off-chip bandwidth utilization and energy efficiency in chip...
Subthreshold circuit design has become a popular approach for building energy efficient digital circ...
Power consumption is becoming worse with every technology generation. While there has been much rese...
Battery life is an important concern for modern embedded processors. Supply voltage scaling techniqu...
Increased transistor integration will soon allow us to build processor chips with over 1,000 cores. ...
Energy efficiency has been a first order constraint in the design of micro processors for the last d...
Power density has become the limiting factor in technology scaling as power budget restricts the amo...
Abstract—Power density has become the limiting factor in technology scaling as power budget restrict...
As process technology shrinks, the transistor count on CPUs has increased. The breakdown of Dennard ...
Reducing the energy consumption in low cost, performance-constrained microcontroller units (MCU’s) c...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from e...
While Chip Multiprocessors (CMP) with Speculative Multithreading (SM) support have been gaining mome...
Sensor processors and their applications are a growing area of focus in computer system research and...
Over the past four decades, the number of transistors on a chip has increased exponentially in acco...
High performance and extreme energy efficiency are strong requirements for a fast-growing number of ...
This dissertation aims at improving the off-chip bandwidth utilization and energy efficiency in chip...