Abstract—An asynchronous high-speed wave-pipelined bit-se-rial link for on-chip communication is presented as an alternative to standard bit-parallel links. The link employs the differential level encoded dual-rail (LEDR) two-phase asynchronous protocol, avoiding per-bit handshake and eliminating per-bit synchroniza-tion, in contrast with synchronous serial links that rely on complex clock recovery. Novel low-power current signaling driver and re-ceiver circuits are presented, enabling high-speed communication at a very low voltage swing over long wires. In contrast, previous methods employed voltage sensing, resulting in higher swing, higher dynamic power, shorter wires or slower operation. The asynchronous current mode driver is designed ...
Abstract- We introduce a new ternary link including a binary- The most common implementation of this...
This paper presents a survey on high-throughput and ultra low-power asynchronous pipeline design met...
Abstract—Synchronous parallel links are widely used in modern VLSI designs for on-chip inter-module ...
Abstract—The multiple wires required for on-chip bit-parallel interconnect in large systems on chip ...
In the present technology development billions of transistors are fabricated on a single chip, which...
A bidirectional serial link on-chip implementation is going to be assessed so as to set the option o...
Abstract—In this paper, we describe the design of on-chip re-peater-less interconnects with nearly s...
This work presents an approach to constructing asynchronous pulsed communication circuits. These cir...
In this paper, we describe the design of on-chip repeaterless interconnects with nearly speed-of-lig...
While ultra-deep-submicron design presents increasingly difficult challenges for standard synchronou...
On-chip global communication is required for data and control transfers across various modules on th...
The performance of many digital systems today is limited by the interconnection bandwidth between ch...
Abstract—Networks on chips (NoCs) are becoming popular as they provide a solution for the interconne...
Abstract: Now a days in network-on-chip (Noc) different type of communication links are used like pa...
We present a power efficient clock-less fully asynchronous bit-serial Low Voltage Differential Signa...
Abstract- We introduce a new ternary link including a binary- The most common implementation of this...
This paper presents a survey on high-throughput and ultra low-power asynchronous pipeline design met...
Abstract—Synchronous parallel links are widely used in modern VLSI designs for on-chip inter-module ...
Abstract—The multiple wires required for on-chip bit-parallel interconnect in large systems on chip ...
In the present technology development billions of transistors are fabricated on a single chip, which...
A bidirectional serial link on-chip implementation is going to be assessed so as to set the option o...
Abstract—In this paper, we describe the design of on-chip re-peater-less interconnects with nearly s...
This work presents an approach to constructing asynchronous pulsed communication circuits. These cir...
In this paper, we describe the design of on-chip repeaterless interconnects with nearly speed-of-lig...
While ultra-deep-submicron design presents increasingly difficult challenges for standard synchronou...
On-chip global communication is required for data and control transfers across various modules on th...
The performance of many digital systems today is limited by the interconnection bandwidth between ch...
Abstract—Networks on chips (NoCs) are becoming popular as they provide a solution for the interconne...
Abstract: Now a days in network-on-chip (Noc) different type of communication links are used like pa...
We present a power efficient clock-less fully asynchronous bit-serial Low Voltage Differential Signa...
Abstract- We introduce a new ternary link including a binary- The most common implementation of this...
This paper presents a survey on high-throughput and ultra low-power asynchronous pipeline design met...
Abstract—Synchronous parallel links are widely used in modern VLSI designs for on-chip inter-module ...