Abstract—In nanometer technologies, shallow trench isolation (STI) induces thermal residual stress in active silicon due to post-manufacturing thermal mismatch. The amount of STI around an active region depends on the layout of the design, and the biaxial stress due to STI results in placement-dependent variations in the the transistor mobilities and threshold voltages of the active devices. An analytical model based on inclusion theory in micromechanics is employed to accurately estimate the stresses and the strains induced in the active region by the surrounding STI in the layout. The induced changes in mobility and threshold voltage changes are computed at the transistor level, and then propagated to the gate and circuit levels to predic...
Abstract- In this paper, we present new results on the width dependent hot-carrier (HC) degradation ...
performance of transistors has been a major industry focus. An intrinsic stress source shallow tren...
DoctorAs the gate dimensions of MOSFET are continuously scaled down, the conventional SiO2-based tra...
Strain technology has become indispensable for present CMOS integrated circuits (ICs) as the feature...
Channel width dependence of mechanical stress effects on a nanoscale n-channel metal-oxide-semicondu...
Abstract—The effect of shallow trench isolation mechanical stress on MOSFET dopant diffusion has bec...
The physical threshold voltage model of pMOSFETs under shallow trench isolation (STI) stress has bee...
Physical-based threshold voltage and channel mobility models to include shallow trench isolation (ST...
[[abstract]]The shallow trench isolation (STI) stress effect along the length direction on short-cha...
The impact of shallow trench isolation (STI) on the statistical variability introduced by random dis...
Local oxidation of silicon (LOCOS) isolation technology is becoming increasingly unusable for critic...
In this paper, we study the impact of stress effect on n-MOSFET characteristics, from neighborhood d...
DoctorThis dissertation investigates the extraction method of mechanical stress induced by hybrid sh...
This paper proposes a review of the various consequences of the Shallow Trench Isolation (STI) oxide...
MasterThe data retention time characteristics of recess channel array transistor (RCAT) structure DR...
Abstract- In this paper, we present new results on the width dependent hot-carrier (HC) degradation ...
performance of transistors has been a major industry focus. An intrinsic stress source shallow tren...
DoctorAs the gate dimensions of MOSFET are continuously scaled down, the conventional SiO2-based tra...
Strain technology has become indispensable for present CMOS integrated circuits (ICs) as the feature...
Channel width dependence of mechanical stress effects on a nanoscale n-channel metal-oxide-semicondu...
Abstract—The effect of shallow trench isolation mechanical stress on MOSFET dopant diffusion has bec...
The physical threshold voltage model of pMOSFETs under shallow trench isolation (STI) stress has bee...
Physical-based threshold voltage and channel mobility models to include shallow trench isolation (ST...
[[abstract]]The shallow trench isolation (STI) stress effect along the length direction on short-cha...
The impact of shallow trench isolation (STI) on the statistical variability introduced by random dis...
Local oxidation of silicon (LOCOS) isolation technology is becoming increasingly unusable for critic...
In this paper, we study the impact of stress effect on n-MOSFET characteristics, from neighborhood d...
DoctorThis dissertation investigates the extraction method of mechanical stress induced by hybrid sh...
This paper proposes a review of the various consequences of the Shallow Trench Isolation (STI) oxide...
MasterThe data retention time characteristics of recess channel array transistor (RCAT) structure DR...
Abstract- In this paper, we present new results on the width dependent hot-carrier (HC) degradation ...
performance of transistors has been a major industry focus. An intrinsic stress source shallow tren...
DoctorAs the gate dimensions of MOSFET are continuously scaled down, the conventional SiO2-based tra...