Abstract—The ever-increasing chip power dissipation in SoCs has imposed great challenges on today’s circuit design. It has been shown that multiple threshold and supply voltages assignment (multi-Vth/Vdd) is an effective way to reduce power dissipation. However, most of the prior multi-Vth/Vdd optimizations are performed under deterministic conditions. With the increasing process variability that has significant impact on both the power dissipation and performance of circuit designs, it is necessary to employ statistical approaches in analysis and optimizations for low power. This paper studies the impact of process variations on the multi-Vth/Vdd technique at the behavioral synthesis level. A multi-Vth/Vdd resource library is characterized...
Decisions taken at the earliest steps of the design process may have a significant impact on the cha...
Successful CMOS process scaling has been the key driving force behind the powerful role played by th...
We present three heuristics synthesis schemes to minimize power consumption with resources operating...
The ever-increasing chip power dissipation in SoCs has imposed great challenges on today’s circuit d...
Technology scaling has been the driving force behind the growth of the semiconductor industry over t...
In this paper, a tabu-search-based behavior level synthesis scheme is proposed to minimize chip powe...
Reducing power consumption through high-level synthesis has attracted a growing interest from resear...
Deploying multiple supply voltages (multi-Vdds) on one chip is an important technique to reduce dyna...
Deploying multiple supply voltages (multi-Vdds) on one chip is an important technique to reduce dyna...
Abstract – In contemporary semiconductor technologies, considerable unpredictability in the behavior...
The proliferation of portable systems and mobile computing platforms has increased the need for the ...
This paper presents a novel resource-constrained synthesis scheme to minimize power consumption with...
While technology scaling has presented many new and exciting opportunities, new design challenges ha...
The supply voltage (V-dd) and threshold voltage (V-th) are two significant design variables that dir...
Abstract:- We present a multiple-voltage high-level synthesis methodology that minimizes power dissi...
Decisions taken at the earliest steps of the design process may have a significant impact on the cha...
Successful CMOS process scaling has been the key driving force behind the powerful role played by th...
We present three heuristics synthesis schemes to minimize power consumption with resources operating...
The ever-increasing chip power dissipation in SoCs has imposed great challenges on today’s circuit d...
Technology scaling has been the driving force behind the growth of the semiconductor industry over t...
In this paper, a tabu-search-based behavior level synthesis scheme is proposed to minimize chip powe...
Reducing power consumption through high-level synthesis has attracted a growing interest from resear...
Deploying multiple supply voltages (multi-Vdds) on one chip is an important technique to reduce dyna...
Deploying multiple supply voltages (multi-Vdds) on one chip is an important technique to reduce dyna...
Abstract – In contemporary semiconductor technologies, considerable unpredictability in the behavior...
The proliferation of portable systems and mobile computing platforms has increased the need for the ...
This paper presents a novel resource-constrained synthesis scheme to minimize power consumption with...
While technology scaling has presented many new and exciting opportunities, new design challenges ha...
The supply voltage (V-dd) and threshold voltage (V-th) are two significant design variables that dir...
Abstract:- We present a multiple-voltage high-level synthesis methodology that minimizes power dissi...
Decisions taken at the earliest steps of the design process may have a significant impact on the cha...
Successful CMOS process scaling has been the key driving force behind the powerful role played by th...
We present three heuristics synthesis schemes to minimize power consumption with resources operating...