This paper presents a BIST strategy for testing the NoC interconnect network, and investigates if the strategy is a suitable approach for the task. All switches and links in the NoC are tested with BIST, running at full clock-speed, and in a functional-like mode. The BIST is carried out as a go/no-go BIST operation at start up, or on command. It is shown that the proposed methodology can be applied for different implementations of deflecting switches, and that the test time is limited to a few thousand-clock cycles with fault coverage close to 100%. 1
International audienceAsynchronous design offers an attractive solution to overcome the problems fac...
A new distributed on-line test mechanism for NoCs is proposed which scales to large-scale networks w...
This thesis presented a new method for testing routers and cores on Network-On-Chip (NoC) systems.It...
This paper presents a BIST strategy for testing the NoC interconnect network, and investigates if th...
In this paper, we present a novel built-in self-test methodology for testing the inter-switch links ...
This paper proposes a built-in self-test/self-diagnosis procedure at start-up of an on-chip network ...
In this paper, we present two novel methodologies for testing the interconnect fabrics of network-on...
This paper proposes a built-in self-test/self-diagnosis procedure at start-up of an on-chip network ...
Includes bibliographical references (leaves 67-69).Network-on-Chip (NoC) is a new technology that em...
A novel strategy for detecting interconnect faults between distinct channels in networks-on-chip is ...
Abstract—Network-on-chip (NoC) communication fabrics will be increasingly used in many large multico...
The demands of future computing, as well as the challenges of nanometer-era VLSI design, will requir...
Special Issue: 99International audienceThis paper addresses the important issue of fault tolerance i...
Reusing on-chip functional interconnects as test access mechanism (TAM) appeared usual these days. O...
3 pagesInternational audienceIn this paper, we present an embedded, at speed, off-line, and fully di...
International audienceAsynchronous design offers an attractive solution to overcome the problems fac...
A new distributed on-line test mechanism for NoCs is proposed which scales to large-scale networks w...
This thesis presented a new method for testing routers and cores on Network-On-Chip (NoC) systems.It...
This paper presents a BIST strategy for testing the NoC interconnect network, and investigates if th...
In this paper, we present a novel built-in self-test methodology for testing the inter-switch links ...
This paper proposes a built-in self-test/self-diagnosis procedure at start-up of an on-chip network ...
In this paper, we present two novel methodologies for testing the interconnect fabrics of network-on...
This paper proposes a built-in self-test/self-diagnosis procedure at start-up of an on-chip network ...
Includes bibliographical references (leaves 67-69).Network-on-Chip (NoC) is a new technology that em...
A novel strategy for detecting interconnect faults between distinct channels in networks-on-chip is ...
Abstract—Network-on-chip (NoC) communication fabrics will be increasingly used in many large multico...
The demands of future computing, as well as the challenges of nanometer-era VLSI design, will requir...
Special Issue: 99International audienceThis paper addresses the important issue of fault tolerance i...
Reusing on-chip functional interconnects as test access mechanism (TAM) appeared usual these days. O...
3 pagesInternational audienceIn this paper, we present an embedded, at speed, off-line, and fully di...
International audienceAsynchronous design offers an attractive solution to overcome the problems fac...
A new distributed on-line test mechanism for NoCs is proposed which scales to large-scale networks w...
This thesis presented a new method for testing routers and cores on Network-On-Chip (NoC) systems.It...