Power/Ground (P/G) network becomes a serious problem in modern IC design. The P/G network co-design with floorplan can improve the power design quality. Different with traditional approaches which analyze P/G network during the floorplanning iterations, in this paper, an efficient pattern selection method is used to provide gradient information for fast signal-integrity estimation. We also propose a novel P/G aware incremental algorithm which can intelligently fix the violations during the floorplanning process. The P/G pin assignment and wire sizing method are adopted during the floorplanning process so that the power routing resource can be minimized with the constraints of IR drop and electron migration (EM) considered. Experimental resu...
As more and more cores are integrated on a single chip, power consumption has become an important pr...
We consider the problem of determining optimal wire widths for a power or ground network, subject to...
This paper presents an interconnect-driven floorplanning (IDFP) flow and algorithm integrated with m...
Abstract — It’s a trend to consider power supply integrity at early stage to improve the design qual...
As technology advances, the metal width is decreasing with the length increasing, making the resista...
This paper presents an efficient method for optimizing the design of power/ground (P/G) networks by ...
Abstract — This paper presents an efficient method for optimizing the design of power/ground (P/G) n...
With increasing design complexity, as well as continued scaling of supplies, the design and analysis...
Conventional physical design flow separates the de-sign of power network and signal network. Such a ...
Conventional physical design flow separates the design of power network and signal network. Such a s...
This paper presents a method for power and ground (p/g) network routing for high speed CMOS chips wi...
rently being developed to improve existing 2D designs by providing smaller chip areas and higher per...
129 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.In this thesis, a systematic ...
118 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2004.We propose a novel approach t...
Recently, floorplanning problems become more complex since they need to consider standard cells, mix...
As more and more cores are integrated on a single chip, power consumption has become an important pr...
We consider the problem of determining optimal wire widths for a power or ground network, subject to...
This paper presents an interconnect-driven floorplanning (IDFP) flow and algorithm integrated with m...
Abstract — It’s a trend to consider power supply integrity at early stage to improve the design qual...
As technology advances, the metal width is decreasing with the length increasing, making the resista...
This paper presents an efficient method for optimizing the design of power/ground (P/G) networks by ...
Abstract — This paper presents an efficient method for optimizing the design of power/ground (P/G) n...
With increasing design complexity, as well as continued scaling of supplies, the design and analysis...
Conventional physical design flow separates the de-sign of power network and signal network. Such a ...
Conventional physical design flow separates the design of power network and signal network. Such a s...
This paper presents a method for power and ground (p/g) network routing for high speed CMOS chips wi...
rently being developed to improve existing 2D designs by providing smaller chip areas and higher per...
129 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.In this thesis, a systematic ...
118 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2004.We propose a novel approach t...
Recently, floorplanning problems become more complex since they need to consider standard cells, mix...
As more and more cores are integrated on a single chip, power consumption has become an important pr...
We consider the problem of determining optimal wire widths for a power or ground network, subject to...
This paper presents an interconnect-driven floorplanning (IDFP) flow and algorithm integrated with m...