This paper proposes a library-free technology mapping algorithm to reduce delay in combinational circuits. The algorithm reduces the overall number of series transistors through the longest path, considering that each cell network has to obey to a maximum admitted chain. The number of series transistors is computed in a Boolean way, reducing the structural bias. The mapping algorithm is performed on a Directed Acyclic Graph (DAG) description of the circuit. Preliminary results for delay were obtained through SPICE simulations. When compared to the SIS technology mapping, the proposed method shows significant delay reductions, considering circuits mapped with different libraries. Categories and Subject Descriptors B.6.3 [Logic Design]: Desig...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
Due to the character of the original source materials and the nature of batch digitization, quality ...
ISBN :978-0-387-73660-0Quasi delay insensitive circuits are functionally independent of delays in ga...
This paper proposes a library-free technology mapping algorithm to reduce delay in combinational cir...
We propose an algorithm for minimal-delay technology mapping for library-based designs. We show that...
This paper proposes “path mapping”, a method of delay es-timation for technology independent combina...
Technology mapping is the task to transform a technology independent logic network into a mapped net...
This paper presents a new approach to technology mapping for arbitrary technologies with single outp...
Routing congestion has become a serious concern in today’s VLSI designs. In this paper, we propose a...
The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC designs. Mo...
Abstract — Routing congestion has become a serious concern in today’s VLSI designs. To address the s...
In his paper, we address the problem of minimizing the average power dissipation during the technolo...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
Due to the character of the original source materials and the nature of batch digitization, quality ...
ISBN :978-0-387-73660-0Quasi delay insensitive circuits are functionally independent of delays in ga...
This paper proposes a library-free technology mapping algorithm to reduce delay in combinational cir...
We propose an algorithm for minimal-delay technology mapping for library-based designs. We show that...
This paper proposes “path mapping”, a method of delay es-timation for technology independent combina...
Technology mapping is the task to transform a technology independent logic network into a mapped net...
This paper presents a new approach to technology mapping for arbitrary technologies with single outp...
Routing congestion has become a serious concern in today’s VLSI designs. In this paper, we propose a...
The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC designs. Mo...
Abstract — Routing congestion has become a serious concern in today’s VLSI designs. To address the s...
In his paper, we address the problem of minimizing the average power dissipation during the technolo...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
Due to the character of the original source materials and the nature of batch digitization, quality ...
ISBN :978-0-387-73660-0Quasi delay insensitive circuits are functionally independent of delays in ga...