A VLSI parallel architecture implementing a new algorithm for 2-D rank order filtering, based on repeated maximum finding operations, is presented in this paper, and the design of a programmable demonstrator chip realised in standard-cell 1 µm CMOS technology is described. The chip has programmable window size and selectable rank, it can work with unitary throughput at 25 MHz, in the worst case, and its area is 7 × 5.5 mm2.
The gradual refinement of a general approach to two-dimensional sorting, the shear-sort algorithm, t...
[[abstract]]The order statistic (OS) filter of M-level signals has three stages: thresholding, binar...
The use of sub-optimal digital systems can at times lead to high speed, efficient, costeffective str...
We present a method to design multi-dimensional rank order filters. Our designs are more efficient t...
A new architecture to realize a modular, high speed, reconfigurable, digital Rank Order Filter (ROF)...
A new architecture to realize a modular, high-speed, reconfigurable, digital Rank Order Filter (ROF...
We present a new scalable architecture for the realization of fully programmable rank order filters ...
Abstract—We propose a sampled-analog rank-order filter (ROF) architecture of complexity ( 2). It yie...
A derivation of a parallel algorithm for rank order filtering is presented. Both derivation and resu...
We present a compact and low-power rank-order searching (ROS) circuit that can be used for building ...
A derivation of a parallel algorithm for rank order filtering is presented. Both derivation and resu...
[[abstract]]Flexible VLSI architectures for high-speed 2-D finite-impulse-response (FIR) and infinit...
This paper aims to implement an area efficient 2-parallel FIR digital filter. Xilinx 14.2 is used fo...
The CMOS realization of a new scalable, modular sorting architecture is presented. The high-performa...
This paper presents the design and implementation on a Field Programmable Gate Array (FPGA) of a 2-D...
The gradual refinement of a general approach to two-dimensional sorting, the shear-sort algorithm, t...
[[abstract]]The order statistic (OS) filter of M-level signals has three stages: thresholding, binar...
The use of sub-optimal digital systems can at times lead to high speed, efficient, costeffective str...
We present a method to design multi-dimensional rank order filters. Our designs are more efficient t...
A new architecture to realize a modular, high speed, reconfigurable, digital Rank Order Filter (ROF)...
A new architecture to realize a modular, high-speed, reconfigurable, digital Rank Order Filter (ROF...
We present a new scalable architecture for the realization of fully programmable rank order filters ...
Abstract—We propose a sampled-analog rank-order filter (ROF) architecture of complexity ( 2). It yie...
A derivation of a parallel algorithm for rank order filtering is presented. Both derivation and resu...
We present a compact and low-power rank-order searching (ROS) circuit that can be used for building ...
A derivation of a parallel algorithm for rank order filtering is presented. Both derivation and resu...
[[abstract]]Flexible VLSI architectures for high-speed 2-D finite-impulse-response (FIR) and infinit...
This paper aims to implement an area efficient 2-parallel FIR digital filter. Xilinx 14.2 is used fo...
The CMOS realization of a new scalable, modular sorting architecture is presented. The high-performa...
This paper presents the design and implementation on a Field Programmable Gate Array (FPGA) of a 2-D...
The gradual refinement of a general approach to two-dimensional sorting, the shear-sort algorithm, t...
[[abstract]]The order statistic (OS) filter of M-level signals has three stages: thresholding, binar...
The use of sub-optimal digital systems can at times lead to high speed, efficient, costeffective str...