A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a programmable dynamic frequency divider is presented in this paper. Compared with the conventional dividers, a dynamic frequency divider achieves both low transistor count and low power consumption. This design employs re-circulating DLL structure to remove the phase noise accumulated within each reference period, and avoid the effect of the mismatch among delay stages to improve the output jitter performance. Implemented in 0.18 um CMOS technology, this design operates up to 2.9 GHz. With a reference signal from an RF signal generator, the measured phase noise for the carrier frequency of 2.795 GHz is-110 dBc/Hz at 100 kHz offset, and the RMS timi...
[[abstract]]A multiplying delay-locked loop (MDLL) is adopted for low-jitter clock generation. This ...
[[abstract]]This paper presents a fast-lock and low-power delay-locked loop (DLL) circuit applied fo...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
In this paper we present design, analysis and implementation of Delay Locked Loop (DLL) based clock ...
This paper presents a new programmable delay-locked loop based frequency multiplier with a period er...
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is pro...
Delay-locked loops (DLLs) have become ubiquitous in digital circuits. For example, for the last ten ...
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows t...
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows t...
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows t...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows t...
[[abstract]]A multiplying delay-locked loop (MDLL) is adopted for low-jitter clock generation. This ...
[[abstract]]This paper presents a fast-lock and low-power delay-locked loop (DLL) circuit applied fo...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
In this paper we present design, analysis and implementation of Delay Locked Loop (DLL) based clock ...
This paper presents a new programmable delay-locked loop based frequency multiplier with a period er...
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is pro...
Delay-locked loops (DLLs) have become ubiquitous in digital circuits. For example, for the last ten ...
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows t...
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows t...
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows t...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows t...
[[abstract]]A multiplying delay-locked loop (MDLL) is adopted for low-jitter clock generation. This ...
[[abstract]]This paper presents a fast-lock and low-power delay-locked loop (DLL) circuit applied fo...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...