performances have increased by more than five orders of magnitude in the last three decades. As technology scales down, these components become inherently unreliable posing major design and test challenges. This paper proposes an instruction-checking architecture to detect erroneous instruction executions caused by both permanent and transient errors in the internal logic of a microprocessor. Monitoring the correct activation sequence of a set of predefined microprocessor control/status signals allow distinguishing between correctly and not correctly executed instructions. I
Critical systems, including embedded systems built around a single core microprocessor running a sof...
Building a high-performance microprocessor presents many reliability challenges. De-signers must ver...
Interrupt behaviors, especially the external ones, are diffi-cult to verify in a microprocessor desi...
Microprocessors performances have increased by more than five orders of magnitude in the last three ...
Abstract—As silicon technology continues to scale down and validation expenses continue to increase,...
As MOS device sizes continue shrinking, lower charges, for example those charges carried by single i...
This thesis addresses three important steps in the selection of error detection mechanisms for micro...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
Technology scaling of integrated circuits is making transistors increasingly sensitive to process va...
In this paper, we present a novel technique for early prediction of timing violations in high-perfor...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
Microprocessor-based systems are employed in an increasing number of applications where dependabilit...
The improvement of dependability in computing systems requires the evaluation of fault tolerance mec...
AbstractThis project involves the real time simulation of hardware fault and analyzing the impact on...
Major sources of transient errors in microprocessors today include noise and single event upsets. As...
Critical systems, including embedded systems built around a single core microprocessor running a sof...
Building a high-performance microprocessor presents many reliability challenges. De-signers must ver...
Interrupt behaviors, especially the external ones, are diffi-cult to verify in a microprocessor desi...
Microprocessors performances have increased by more than five orders of magnitude in the last three ...
Abstract—As silicon technology continues to scale down and validation expenses continue to increase,...
As MOS device sizes continue shrinking, lower charges, for example those charges carried by single i...
This thesis addresses three important steps in the selection of error detection mechanisms for micro...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
Technology scaling of integrated circuits is making transistors increasingly sensitive to process va...
In this paper, we present a novel technique for early prediction of timing violations in high-perfor...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
Microprocessor-based systems are employed in an increasing number of applications where dependabilit...
The improvement of dependability in computing systems requires the evaluation of fault tolerance mec...
AbstractThis project involves the real time simulation of hardware fault and analyzing the impact on...
Major sources of transient errors in microprocessors today include noise and single event upsets. As...
Critical systems, including embedded systems built around a single core microprocessor running a sof...
Building a high-performance microprocessor presents many reliability challenges. De-signers must ver...
Interrupt behaviors, especially the external ones, are diffi-cult to verify in a microprocessor desi...