Abstract. We study the synthesis problem for external linear or branching specifications and distributed, synchronous architectures with arbitrary delays on processes. External means that the specification only relates input and output variables. We introduce the subclass of uniformly well-connected (UWC) architectures for which there exists a routing allowing each output process to get the values of all inputs it is connected to, as soon as possible. We prove that the distributed synthesis problem is decidable on UWC architectures if and only if the output variables are totally ordered by their knowledge of input variables. We also show that if we extend this class by letting the routing depend on the output process, then the previous deci...
20~pagesGiven (1) an architecture defined by processes and communication channels between them or wi...
Abstract. We generalize the distributed synthesis problem to the set-ting of alternating-time tempor...
Abstract. Given the recent advances in synthesizing finite-state controllers from temporal logic spe...
International audienceWe study the synthesis problem in an asynchronous distributed setting: a finit...
International audienceWe study the synthesis problem in an asynchronous distributed setting: a finit...
We provide a uniform solution to the problem of synthesizing a finite-state distributed system. An i...
The distributed synthesis problem is about constructing correct distributed systems, i.e., systems t...
We propose a sound and complete compositional proof rule for distributed synthesis. Applying our pro...
Abstract. We propose a sound and complete compositional proof rule for distributed synthesis. Applyi...
We consider the distributed synthesis problem fortemporal logic specifications. Traditionally, the p...
AbstractThe distributed synthesis problem of safety and reachability languages is known to be undeci...
International audienceThe problem of distributed synthesis is to automatically generate a distribute...
We consider the distributed synthesis problem for temporal logic specifications. Traditionally, the ...
We consider distributed programs that can be run on an arbitrary network topology from a class of to...
Abstract—We consider the distributed synthesis problem for temporal logic specifications. Traditiona...
20~pagesGiven (1) an architecture defined by processes and communication channels between them or wi...
Abstract. We generalize the distributed synthesis problem to the set-ting of alternating-time tempor...
Abstract. Given the recent advances in synthesizing finite-state controllers from temporal logic spe...
International audienceWe study the synthesis problem in an asynchronous distributed setting: a finit...
International audienceWe study the synthesis problem in an asynchronous distributed setting: a finit...
We provide a uniform solution to the problem of synthesizing a finite-state distributed system. An i...
The distributed synthesis problem is about constructing correct distributed systems, i.e., systems t...
We propose a sound and complete compositional proof rule for distributed synthesis. Applying our pro...
Abstract. We propose a sound and complete compositional proof rule for distributed synthesis. Applyi...
We consider the distributed synthesis problem fortemporal logic specifications. Traditionally, the p...
AbstractThe distributed synthesis problem of safety and reachability languages is known to be undeci...
International audienceThe problem of distributed synthesis is to automatically generate a distribute...
We consider the distributed synthesis problem for temporal logic specifications. Traditionally, the ...
We consider distributed programs that can be run on an arbitrary network topology from a class of to...
Abstract—We consider the distributed synthesis problem for temporal logic specifications. Traditiona...
20~pagesGiven (1) an architecture defined by processes and communication channels between them or wi...
Abstract. We generalize the distributed synthesis problem to the set-ting of alternating-time tempor...
Abstract. Given the recent advances in synthesizing finite-state controllers from temporal logic spe...