Abstract — We present a capacitive digital-to-analog converter (DAC) architecture combining properties of the binary-weighted and serial charge-redistribution DACs to yield high integration density and high accuracy. The architecture provides the flexibility to trade area with conversion speed based on a set of area-speed-linearity constraints. We validate the architecture using a 10-bit two-step DAC example, simulated in a standard 0.35ȝm CMOS technology. The 10-bit DAC occupies 32 times less area than the conventional 10-bit binary-weighted DAC, has low INL, good matching, and high tolerance to parasitic capacitance. I
Current mode DACs are the popular architectures of today's high-speed data communication indust...
With the rapid growth of powerful digital algorithms in communications and control technology, it is...
Abstract A method for a smart selection and sequencing of unity capacitors in a multibit digital-to-...
Graduation date: 2012In this thesis work, a design of 14-bit, 20MS/s segmented digital-to-analog con...
Digital to analog converter (DAC) acts like a path between DSP chips and power amplifiers used for t...
Abstract - This paper presents a 2GS/s 10-bit CMOS digital-to-analog converter (DAC). This DAC consi...
This paper presents a 2GS/s 10-bit CMOS digital-to-analog converter (DAC). This DAC consists of a un...
In this paper we present a new digital analog converter (DAC) design, based on the binary weighted r...
This work proposed a binary-weighted Digital-to-Analog Converter (DAC), which is designed to be used...
This article proposes a power-efficient highly linear capacitor-array-based digital-to-time converte...
This paper study the segmented split capacitor Digital-to-Analog Converter (DAC) implemented in a di...
In this brief, we present a capacitance-to-digital converter (CDC) for one-terminal capacitive senso...
CMOS digital-to-analog converter (DAC) for high-speed communication system applications. The propose...
This chapter proposes a new concept for flexibility of Digital-to-Analog Converters (DACs). This con...
This paper studies the impact of segmentation on current-steering digital-to-analog converters (DACs...
Current mode DACs are the popular architectures of today's high-speed data communication indust...
With the rapid growth of powerful digital algorithms in communications and control technology, it is...
Abstract A method for a smart selection and sequencing of unity capacitors in a multibit digital-to-...
Graduation date: 2012In this thesis work, a design of 14-bit, 20MS/s segmented digital-to-analog con...
Digital to analog converter (DAC) acts like a path between DSP chips and power amplifiers used for t...
Abstract - This paper presents a 2GS/s 10-bit CMOS digital-to-analog converter (DAC). This DAC consi...
This paper presents a 2GS/s 10-bit CMOS digital-to-analog converter (DAC). This DAC consists of a un...
In this paper we present a new digital analog converter (DAC) design, based on the binary weighted r...
This work proposed a binary-weighted Digital-to-Analog Converter (DAC), which is designed to be used...
This article proposes a power-efficient highly linear capacitor-array-based digital-to-time converte...
This paper study the segmented split capacitor Digital-to-Analog Converter (DAC) implemented in a di...
In this brief, we present a capacitance-to-digital converter (CDC) for one-terminal capacitive senso...
CMOS digital-to-analog converter (DAC) for high-speed communication system applications. The propose...
This chapter proposes a new concept for flexibility of Digital-to-Analog Converters (DACs). This con...
This paper studies the impact of segmentation on current-steering digital-to-analog converters (DACs...
Current mode DACs are the popular architectures of today's high-speed data communication indust...
With the rapid growth of powerful digital algorithms in communications and control technology, it is...
Abstract A method for a smart selection and sequencing of unity capacitors in a multibit digital-to-...