Balestra Abstract — A review of recently explored new effects in SOI nanodevices and materials is given. Recent advances in the understanding of the sensitivity of electron and hole transport to the tensile or compressive uniaxial and biaxial strains in thin film SOI are presented. The performance and physical mechanisms are also addressed in multi-gate Si, SiGe and Ge MOSFETs. The impact of gate misalignment or underlap, as well as the use of the back gate for charge storage in double-gate nanodevices and of capacitorless DRAM are also outlined
[[abstract]]This study investigates the effects of oxide traps induced by SOI of various thicknesses...
Coupled process and device simulation has been applied to investigate the physical processes which d...
International audienceThe characterization of nanosize SOI materials and devices is challenging beca...
A review of recently explored new effects in SOI nanodevices and materials is given. Recent advances...
International audienceSilicon On Insulator-based devices seem to be the best candidates for the ulti...
A review of recently emerging semiconductor devices for nanoelectronic applications is given. For th...
An overview of critical integration issues for future generation MOSFETs towards 10 nm gate length i...
Innovative SOI materials and devices are reviewed with special attention to their electrical charact...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
The editors (of North Carolina State U., Qualcomm MEMS Technologies, and Mattson Technology Inc. in ...
In this paper, the novel Quasi-SOI CMOS architecture is fabricated based on bulk Si substrate for th...
The scaling of CMOS devices into the nanometer regime has required the introduction of new materials...
This paper reports about the extensive electrical characterization, with low distortion and greater ...
Silicon-On-Insulator (SOI) technology, which was originally developed for military applications, is ...
The paper suggests nano-scaled SOI-DTMOS and expects to obtain high performances with standard techn...
[[abstract]]This study investigates the effects of oxide traps induced by SOI of various thicknesses...
Coupled process and device simulation has been applied to investigate the physical processes which d...
International audienceThe characterization of nanosize SOI materials and devices is challenging beca...
A review of recently explored new effects in SOI nanodevices and materials is given. Recent advances...
International audienceSilicon On Insulator-based devices seem to be the best candidates for the ulti...
A review of recently emerging semiconductor devices for nanoelectronic applications is given. For th...
An overview of critical integration issues for future generation MOSFETs towards 10 nm gate length i...
Innovative SOI materials and devices are reviewed with special attention to their electrical charact...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
The editors (of North Carolina State U., Qualcomm MEMS Technologies, and Mattson Technology Inc. in ...
In this paper, the novel Quasi-SOI CMOS architecture is fabricated based on bulk Si substrate for th...
The scaling of CMOS devices into the nanometer regime has required the introduction of new materials...
This paper reports about the extensive electrical characterization, with low distortion and greater ...
Silicon-On-Insulator (SOI) technology, which was originally developed for military applications, is ...
The paper suggests nano-scaled SOI-DTMOS and expects to obtain high performances with standard techn...
[[abstract]]This study investigates the effects of oxide traps induced by SOI of various thicknesses...
Coupled process and device simulation has been applied to investigate the physical processes which d...
International audienceThe characterization of nanosize SOI materials and devices is challenging beca...