The purpose of this paper is to present the work that has been carried out for the creation of a simulation environment of our Network-on-Chip (NoC) architecture, called "Proteo". In an Intellectual Property (IP) based design methodology also the interconnection structures may be treated as IPs. The Proteo project is aimed at creating a library of pre-designed communication blocks that can be selected from a component library and configured by automated tools. The network implements packet switching in a hierarchical topology. We have created a high level model of our network in VHDL, allowing mixed-abstraction level simulation of our synthesizable code for validation
PCI Express is a high-speed serial connection that operates more like a network than a bus. PCI Expr...
While developing a hardware design, especially programmable hardware, it has proven useful to detect...
Abstract — The communication requirements of large multi-core systems are convened by on-chip commun...
This paper describes a Network on Chip simulatorthat was developed to evaluate our NoC architecture ...
The growth in the number of Intellectual Properties (IPs) or the number of cores on the same chip be...
While a communication network is a critical component for an efficient system-on-chip multiprocessor...
A new class of System-on-Chips (SOC) called Network-on-Chips (NOC) has recently been proposed to sol...
www.imm.dtu.dk Reaching deep sub-micron technology within the near future makes it possible to imple...
The new network on chip paradigm that has been proposed involves radical changes to SoC design metho...
This PhD thesis deals with interconnection design between IP cores (Intellectual Property) in a Syst...
This paper presents a Network-on-Chip (NoC) simulation framework at the Electronic System Level (ESL...
Parallel controllers can be best specified using a description with a formal support to validate str...
The growth in the number of Intellectual Properties (IPs) or the number of cores on the same chip be...
[[abstract]]We propose an Internet-based concurrent-simulation scheme to ease intellectual property ...
International audienceWe present new results concerning the integration of high level designed IPs i...
PCI Express is a high-speed serial connection that operates more like a network than a bus. PCI Expr...
While developing a hardware design, especially programmable hardware, it has proven useful to detect...
Abstract — The communication requirements of large multi-core systems are convened by on-chip commun...
This paper describes a Network on Chip simulatorthat was developed to evaluate our NoC architecture ...
The growth in the number of Intellectual Properties (IPs) or the number of cores on the same chip be...
While a communication network is a critical component for an efficient system-on-chip multiprocessor...
A new class of System-on-Chips (SOC) called Network-on-Chips (NOC) has recently been proposed to sol...
www.imm.dtu.dk Reaching deep sub-micron technology within the near future makes it possible to imple...
The new network on chip paradigm that has been proposed involves radical changes to SoC design metho...
This PhD thesis deals with interconnection design between IP cores (Intellectual Property) in a Syst...
This paper presents a Network-on-Chip (NoC) simulation framework at the Electronic System Level (ESL...
Parallel controllers can be best specified using a description with a formal support to validate str...
The growth in the number of Intellectual Properties (IPs) or the number of cores on the same chip be...
[[abstract]]We propose an Internet-based concurrent-simulation scheme to ease intellectual property ...
International audienceWe present new results concerning the integration of high level designed IPs i...
PCI Express is a high-speed serial connection that operates more like a network than a bus. PCI Expr...
While developing a hardware design, especially programmable hardware, it has proven useful to detect...
Abstract — The communication requirements of large multi-core systems are convened by on-chip commun...